]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/M5235EVB.h
pci: move pcidelay code to new location just before PCI bus scan
[people/ms/u-boot.git] / include / configs / M5235EVB.h
CommitLineData
4a442d31
TL
1/*
2 * Configuation settings for the Freescale MCF5329 FireEngine board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26/*
27 * board/config.h - configuration options, board specific
28 */
29
30#ifndef _M5235EVB_H
31#define _M5235EVB_H
32
33/*
34 * High Level Configuration Options
35 * (easy to change)
36 */
37#define CONFIG_MCF523x /* define processor family */
38#define CONFIG_M5235 /* define processor type */
39
4a442d31 40#define CONFIG_MCFUART
6d0f6bcf 41#define CONFIG_SYS_UART_PORT (0)
4a442d31 42#define CONFIG_BAUDRATE 115200
6d0f6bcf 43#define CONFIG_SYS_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 }
4a442d31
TL
44
45#undef CONFIG_WATCHDOG
46#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
47
48/*
49 * BOOTP options
50 */
51#define CONFIG_BOOTP_BOOTFILESIZE
52#define CONFIG_BOOTP_BOOTPATH
53#define CONFIG_BOOTP_GATEWAY
54#define CONFIG_BOOTP_HOSTNAME
55
56/* Command line configuration */
57#include <config_cmd_default.h>
58
59#define CONFIG_CMD_BOOTD
60#define CONFIG_CMD_CACHE
61#define CONFIG_CMD_DHCP
62#define CONFIG_CMD_ELF
63#define CONFIG_CMD_FLASH
64#define CONFIG_CMD_I2C
65#define CONFIG_CMD_MEMORY
66#define CONFIG_CMD_MISC
67#define CONFIG_CMD_MII
68#define CONFIG_CMD_NET
69#define CONFIG_CMD_PCI
70#define CONFIG_CMD_PING
71#define CONFIG_CMD_REGINFO
72
73#undef CONFIG_CMD_LOADB
74#undef CONFIG_CMD_LOADS
75
76#define CONFIG_MCFFEC
77#ifdef CONFIG_MCFFEC
4a442d31 78# define CONFIG_MII 1
0f3ba7e9 79# define CONFIG_MII_INIT 1
6d0f6bcf
JCPV
80# define CONFIG_SYS_DISCOVER_PHY
81# define CONFIG_SYS_RX_ETH_BUFFER 8
82# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
4a442d31 83
6d0f6bcf
JCPV
84# define CONFIG_SYS_FEC0_PINMUX 0
85# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
53677ef1 86# define MCFFEC_TOUT_LOOP 50000
6d0f6bcf
JCPV
87/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
88# ifndef CONFIG_SYS_DISCOVER_PHY
4a442d31
TL
89# define FECDUPLEX FULL
90# define FECSPEED _100BASET
91# else
6d0f6bcf
JCPV
92# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
93# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
4a442d31 94# endif
6d0f6bcf 95# endif /* CONFIG_SYS_DISCOVER_PHY */
4a442d31
TL
96#endif
97
98/* Timer */
99#define CONFIG_MCFTMR
100#undef CONFIG_MCFPIT
101
102/* I2C */
103#define CONFIG_FSL_I2C
eec567a6
TL
104#define CONFIG_HARD_I2C /* I2C with hw support */
105#undef CONFIG_SOFT_I2C /* I2C bit-banged */
6d0f6bcf
JCPV
106#define CONFIG_SYS_I2C_SPEED 80000
107#define CONFIG_SYS_I2C_SLAVE 0x7F
108#define CONFIG_SYS_I2C_OFFSET 0x00000300
109#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
110#define CONFIG_SYS_I2C_PINMUX_REG (gpio->par_qspi)
111#define CONFIG_SYS_I2C_PINMUX_CLR ~(GPIO_PAR_FECI2C_SCL_MASK | GPIO_PAR_FECI2C_SDA_MASK)
112#define CONFIG_SYS_I2C_PINMUX_SET (GPIO_PAR_FECI2C_SCL_I2CSCL | GPIO_PAR_FECI2C_SDA_I2CSDA)
4a442d31
TL
113
114/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
115#define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
116#define CONFIG_BOOTFILE "u-boot.bin"
117#ifdef CONFIG_MCFFEC
118# define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
119# define CONFIG_IPADDR 192.162.1.2
120# define CONFIG_NETMASK 255.255.255.0
121# define CONFIG_SERVERIP 192.162.1.1
122# define CONFIG_GATEWAYIP 192.162.1.1
123# define CONFIG_OVERWRITE_ETHADDR_ONCE
124#endif /* FEC_ENET */
125
126#define CONFIG_HOSTNAME M5235EVB
127#define CONFIG_EXTRA_ENV_SETTINGS \
128 "netdev=eth0\0" \
129 "loadaddr=10000\0" \
130 "u-boot=u-boot.bin\0" \
131 "load=tftp ${loadaddr) ${u-boot}\0" \
132 "upd=run load; run prog\0" \
133 "prog=prot off ffe00000 ffe3ffff;" \
134 "era ffe00000 ffe3ffff;" \
135 "cp.b ${loadaddr} ffe00000 ${filesize};"\
136 "save\0" \
137 ""
138
139#define CONFIG_PRAM 512 /* 512 KB */
6d0f6bcf
JCPV
140#define CONFIG_SYS_PROMPT "-> "
141#define CONFIG_SYS_LONGHELP /* undef to save memory */
4a442d31
TL
142
143#if defined(CONFIG_KGDB)
6d0f6bcf 144# define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
4a442d31 145#else
6d0f6bcf 146# define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
4a442d31
TL
147#endif
148
6d0f6bcf
JCPV
149#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
150#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
151#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
152#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE+0x20000)
4a442d31 153
6d0f6bcf
JCPV
154#define CONFIG_SYS_HZ 1000
155#define CONFIG_SYS_CLK 75000000
156#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 2
4a442d31 157
6d0f6bcf 158#define CONFIG_SYS_MBAR 0x40000000
4a442d31
TL
159
160/*
161 * Low Level Configuration Settings
162 * (address mappings, register initial values, etc.)
163 * You should know what you are doing if you make changes here.
164 */
165/*-----------------------------------------------------------------------
166 * Definitions for initial stack pointer and data area (in DPRAM)
167 */
6d0f6bcf 168#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
553f0982 169#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
6d0f6bcf 170#define CONFIG_SYS_INIT_RAM_CTRL 0x21
25ddd1fb 171#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE - 0x10)
6d0f6bcf 172#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
4a442d31
TL
173
174/*-----------------------------------------------------------------------
175 * Start addresses for the final memory configuration
176 * (Set up by the startup code)
6d0f6bcf 177 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
4a442d31 178 */
6d0f6bcf
JCPV
179#define CONFIG_SYS_SDRAM_BASE 0x00000000
180#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
4a442d31 181
6d0f6bcf
JCPV
182#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
183#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
4a442d31 184
6d0f6bcf
JCPV
185#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
186#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
4a442d31 187
6d0f6bcf
JCPV
188#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
189#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
4a442d31
TL
190
191/*
192 * For booting Linux, the board info and command line data
193 * have to be in the first 8 MB of memory, since this is
194 * the maximum mapped by the Linux kernel during initialization ??
195 */
196/* Initial Memory map for Linux */
6d0f6bcf 197#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
d6e4baf4 198#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
4a442d31
TL
199
200/*-----------------------------------------------------------------------
201 * FLASH organization
202 */
6d0f6bcf
JCPV
203#define CONFIG_SYS_FLASH_CFI
204#ifdef CONFIG_SYS_FLASH_CFI
00b1883a 205# define CONFIG_FLASH_CFI_DRIVER 1
6d0f6bcf 206# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
4a442d31 207#ifdef NORFLASH_PS32BIT
6d0f6bcf 208# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
4a442d31 209#else
6d0f6bcf 210# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
4a442d31 211#endif
6d0f6bcf
JCPV
212# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
213# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
214# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
4a442d31
TL
215#endif
216
012522fe 217#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
4a442d31
TL
218
219/* Configuration for environment
220 * Environment is embedded in u-boot in the second sector of the flash
221 */
5a1aceb0 222#define CONFIG_ENV_IS_IN_FLASH 1
4a442d31 223#ifdef NORFLASH_PS32BIT
0e8d1586
JCPV
224# define CONFIG_ENV_OFFSET (0x8000)
225# define CONFIG_ENV_SIZE 0x4000
226# define CONFIG_ENV_SECT_SIZE 0x4000
4a442d31 227#else
0e8d1586
JCPV
228# define CONFIG_ENV_OFFSET (0x4000)
229# define CONFIG_ENV_SIZE 0x2000
230# define CONFIG_ENV_SECT_SIZE 0x2000
4a442d31
TL
231#endif
232
233/*-----------------------------------------------------------------------
234 * Cache Configuration
235 */
6d0f6bcf 236#define CONFIG_SYS_CACHELINE_SIZE 16
4a442d31 237
dd9f054e 238#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
553f0982 239 CONFIG_SYS_INIT_RAM_SIZE - 8)
dd9f054e 240#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
553f0982 241 CONFIG_SYS_INIT_RAM_SIZE - 4)
dd9f054e
TL
242#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV)
243#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
244 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
245 CF_ACR_EN | CF_ACR_SM_ALL)
246#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
247 CF_CACR_CEIB | CF_CACR_DCM | \
248 CF_CACR_EUSP)
249
4a442d31
TL
250/*-----------------------------------------------------------------------
251 * Chipselect bank definitions
252 */
253/*
254 * CS0 - NOR Flash 1, 2, 4, or 8MB
255 * CS1 - Available
256 * CS2 - Available
257 * CS3 - Available
258 * CS4 - Available
259 * CS5 - Available
260 * CS6 - Available
261 * CS7 - Available
262 */
263#ifdef NORFLASH_PS32BIT
012522fe 264# define CONFIG_SYS_CS0_BASE 0xFFC00000
6d0f6bcf 265# define CONFIG_SYS_CS0_MASK 0x003f0001
012522fe 266# define CONFIG_SYS_CS0_CTRL 0x00001D00
4a442d31 267#else
012522fe 268# define CONFIG_SYS_CS0_BASE 0xFFE00000
6d0f6bcf 269# define CONFIG_SYS_CS0_MASK 0x001f0001
012522fe 270# define CONFIG_SYS_CS0_CTRL 0x00001D80
4a442d31
TL
271#endif
272
273#endif /* _M5329EVB_H */