]> git.ipfire.org Git - thirdparty/u-boot.git/blame - include/configs/MPC8349EMDS.h
SPDX: Convert all of our single license tags to Linux Kernel style
[thirdparty/u-boot.git] / include / configs / MPC8349EMDS.h
CommitLineData
83d290c5 1/* SPDX-License-Identifier: GPL-2.0+ */
991425fe 2/*
2ae18241 3 * (C) Copyright 2006-2010
991425fe 4 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
991425fe
MB
5 */
6
7/*
8 * mpc8349emds board configuration file
9 *
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
991425fe
MB
15/*
16 * High Level Configuration Options
17 */
18#define CONFIG_E300 1 /* E300 Family */
2c7920af 19#define CONFIG_MPC834x 1 /* MPC834x family */
991425fe 20#define CONFIG_MPC8349 1 /* MPC8349 specific */
991425fe 21
2ae18241
WD
22#define CONFIG_PCI_66M
23#ifdef CONFIG_PCI_66M
991425fe
MB
24#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
25#else
26#define CONFIG_83XX_CLKIN 33000000 /* in Hz */
27#endif
28
447ad576 29#ifdef CONFIG_PCISLAVE
447ad576
IS
30#define CONFIG_83XX_PCICLK 66666666 /* in Hz */
31#endif /* CONFIG_PCISLAVE */
32
991425fe 33#ifndef CONFIG_SYS_CLK_FREQ
2ae18241 34#ifdef CONFIG_PCI_66M
991425fe 35#define CONFIG_SYS_CLK_FREQ 66000000
8fe9bf61 36#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
991425fe
MB
37#else
38#define CONFIG_SYS_CLK_FREQ 33000000
8fe9bf61 39#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
991425fe
MB
40#endif
41#endif
42
6d0f6bcf 43#define CONFIG_SYS_IMMR 0xE0000000
991425fe 44
32795eca 45#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
6d0f6bcf
JCPV
46#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
47#define CONFIG_SYS_MEMTEST_END 0x00100000
991425fe
MB
48
49/*
50 * DDR Setup
51 */
8d172c0f 52#define CONFIG_DDR_ECC /* support DDR ECC function */
d326f4a2 53#define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
991425fe
MB
54#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
55
d4b91066 56/*
d26e34c4
YS
57 * SYS_FSL_DDR2 is selected in Kconfig to use unified DDR driver
58 * unselect it to use old spd_sdram.c
d4b91066 59 */
d4b91066
YS
60#define CONFIG_SYS_SPD_BUS_NUM 0
61#define SPD_EEPROM_ADDRESS1 0x52
62#define SPD_EEPROM_ADDRESS2 0x51
d4b91066
YS
63#define CONFIG_DIMM_SLOTS_PER_CTLR 2
64#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
65#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
66#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
d4b91066 67
dc9e499c
RJ
68/*
69 * 32-bit data path mode.
cf48eb9a 70 *
dc9e499c
RJ
71 * Please note that using this mode for devices with the real density of 64-bit
72 * effectively reduces the amount of available memory due to the effect of
73 * wrapping around while translating address to row/columns, for example in the
74 * 256MB module the upper 128MB get aliased with contents of the lower
75 * 128MB); normally this define should be used for devices with real 32-bit
cf48eb9a 76 * data path.
dc9e499c
RJ
77 */
78#undef CONFIG_DDR_32BIT
79
32795eca
JH
80#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
81#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
6d0f6bcf 82#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
32795eca
JH
83#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
84 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
991425fe
MB
85#undef CONFIG_DDR_2T_TIMING
86
8d172c0f
XX
87/*
88 * DDRCDR - DDR Control Driver Register
89 */
6d0f6bcf 90#define CONFIG_SYS_DDRCDR_VALUE 0x80080001
8d172c0f 91
991425fe 92#if defined(CONFIG_SPD_EEPROM)
dc9e499c
RJ
93/*
94 * Determine DDR configuration from I2C interface.
95 */
96#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
991425fe 97#else
dc9e499c
RJ
98/*
99 * Manually set up DDR parameters
100 */
6d0f6bcf 101#define CONFIG_SYS_DDR_SIZE 256 /* MB */
8d172c0f 102#if defined(CONFIG_DDR_II)
6d0f6bcf 103#define CONFIG_SYS_DDRCDR 0x80080001
32795eca 104#define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f
6d0f6bcf 105#define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102
32795eca
JH
106#define CONFIG_SYS_DDR_TIMING_0 0x00220802
107#define CONFIG_SYS_DDR_TIMING_1 0x38357322
108#define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8
109#define CONFIG_SYS_DDR_TIMING_3 0x00000000
110#define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
6d0f6bcf
JCPV
111#define CONFIG_SYS_DDR_MODE 0x47d00432
112#define CONFIG_SYS_DDR_MODE2 0x8000c000
32795eca 113#define CONFIG_SYS_DDR_INTERVAL 0x03cf0080
6d0f6bcf
JCPV
114#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
115#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
8d172c0f 116#else
2e651b24 117#define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \
32795eca
JH
118 | CSCONFIG_ROW_BIT_13 \
119 | CSCONFIG_COL_BIT_10)
6d0f6bcf
JCPV
120#define CONFIG_SYS_DDR_TIMING_1 0x36332321
121#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
32795eca 122#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
6d0f6bcf 123#define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
dc9e499c
RJ
124
125#if defined(CONFIG_DDR_32BIT)
126/* set burst length to 8 for 32-bit data path */
32795eca
JH
127 /* DLL,normal,seq,4/2.5, 8 burst len */
128#define CONFIG_SYS_DDR_MODE 0x00000023
dc9e499c
RJ
129#else
130/* the default burst length is 4 - for 64-bit data path */
32795eca
JH
131 /* DLL,normal,seq,4/2.5, 4 burst len */
132#define CONFIG_SYS_DDR_MODE 0x00000022
dc9e499c 133#endif
991425fe 134#endif
8d172c0f 135#endif
991425fe
MB
136
137/*
138 * SDRAM on the Local Bus
139 */
6d0f6bcf
JCPV
140#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */
141#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
991425fe
MB
142
143/*
144 * FLASH on the Local Bus
145 */
32795eca
JH
146#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
147#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
6d0f6bcf 148#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
32795eca
JH
149#define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */
150#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
6d0f6bcf 151/* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
991425fe 152
7d6a0982
JH
153#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
154 | BR_PS_16 /* 16 bit port */ \
155 | BR_MS_GPCM /* MSEL = GPCM */ \
156 | BR_V) /* valid */
157#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
32795eca
JH
158 | OR_UPM_XAM \
159 | OR_GPCM_CSNT \
160 | OR_GPCM_ACS_DIV2 \
161 | OR_GPCM_XACS \
162 | OR_GPCM_SCY_15 \
7d6a0982
JH
163 | OR_GPCM_TRLX_SET \
164 | OR_GPCM_EHTR_SET \
32795eca 165 | OR_GPCM_EAD)
7d6a0982 166
32795eca
JH
167 /* window base at flash base */
168#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
7d6a0982 169#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
991425fe 170
32795eca
JH
171#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
172#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
991425fe 173
6d0f6bcf
JCPV
174#undef CONFIG_SYS_FLASH_CHECKSUM
175#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
176#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
991425fe 177
14d0a02a 178#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
991425fe 179
6d0f6bcf
JCPV
180#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
181#define CONFIG_SYS_RAMBOOT
991425fe 182#else
6d0f6bcf 183#undef CONFIG_SYS_RAMBOOT
991425fe
MB
184#endif
185
186/*
187 * BCSR register on local bus 32KB, 8-bit wide for MDS config reg
188 */
32795eca
JH
189#define CONFIG_SYS_BCSR 0xE2400000
190 /* Access window base at BCSR base */
191#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR
7d6a0982
JH
192#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
193#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \
194 | BR_PS_8 \
195 | BR_MS_GPCM \
196 | BR_V)
197 /* 0x00000801 */
198#define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
199 | OR_GPCM_XAM \
200 | OR_GPCM_CSNT \
201 | OR_GPCM_SCY_15 \
202 | OR_GPCM_TRLX_CLEAR \
203 | OR_GPCM_EHTR_CLEAR)
204 /* 0xFFFFE8F0 */
991425fe 205
6d0f6bcf 206#define CONFIG_SYS_INIT_RAM_LOCK 1
32795eca
JH
207#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
208#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
991425fe 209
32795eca
JH
210#define CONFIG_SYS_GBL_DATA_OFFSET \
211 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 212#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
991425fe 213
16c8c170 214#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
c8a90646 215#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
991425fe
MB
216
217/*
218 * Local Bus LCRR and LBCR regs
219 * LCRR: DLL bypass, Clock divider is 4
220 * External Local Bus rate is
221 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
222 */
32795eca
JH
223#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
224#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
6d0f6bcf 225#define CONFIG_SYS_LBC_LBCR 0x00000000
991425fe 226
8d172c0f
XX
227/*
228 * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory.
6d0f6bcf 229 * if board has SRDAM on local bus, you can define CONFIG_SYS_LB_SDRAM
8d172c0f 230 */
6d0f6bcf 231#undef CONFIG_SYS_LB_SDRAM
991425fe 232
6d0f6bcf 233#ifdef CONFIG_SYS_LB_SDRAM
991425fe
MB
234/* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */
235/*
236 * Base Register 2 and Option Register 2 configure SDRAM.
6d0f6bcf 237 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
991425fe
MB
238 *
239 * For BR2, need:
240 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
241 * port-size = 32-bits = BR2[19:20] = 11
242 * no parity checking = BR2[21:22] = 00
243 * SDRAM for MSEL = BR2[24:26] = 011
244 * Valid = BR[31] = 1
245 *
246 * 0 4 8 12 16 20 24 28
247 * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
991425fe
MB
248 */
249
7d6a0982
JH
250#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LBC_SDRAM_BASE \
251 | BR_PS_32 /* 32-bit port */ \
252 | BR_MS_SDRAM /* MSEL = SDRAM */ \
253 | BR_V) /* Valid */
254 /* 0xF0001861 */
255#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE
256#define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_64MB)
991425fe
MB
257
258/*
6d0f6bcf 259 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
991425fe
MB
260 *
261 * For OR2, need:
262 * 64MB mask for AM, OR2[0:7] = 1111 1100
263 * XAM, OR2[17:18] = 11
264 * 9 columns OR2[19-21] = 010
265 * 13 rows OR2[23-25] = 100
266 * EAD set for extra time OR[31] = 1
267 *
268 * 0 4 8 12 16 20 24 28
269 * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
270 */
271
7d6a0982
JH
272#define CONFIG_SYS_OR2_PRELIM (OR_AM_64MB \
273 | OR_SDRAM_XAM \
274 | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \
275 | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \
276 | OR_SDRAM_EAD)
277 /* 0xFC006901 */
991425fe 278
32795eca
JH
279 /* LB sdram refresh timer, about 6us */
280#define CONFIG_SYS_LBC_LSRT 0x32000000
281 /* LB refresh timer prescal, 266MHz/32 */
282#define CONFIG_SYS_LBC_MRTPR 0x20000000
991425fe 283
32795eca 284#define CONFIG_SYS_LBC_LSDMR_COMMON (LSDMR_RFEN \
540dcf1c
KG
285 | LSDMR_BSMA1516 \
286 | LSDMR_RFCR8 \
287 | LSDMR_PRETOACT6 \
288 | LSDMR_ACTTORW3 \
289 | LSDMR_BL8 \
290 | LSDMR_WRC3 \
32795eca 291 | LSDMR_CL3)
991425fe
MB
292
293/*
294 * SDRAM Controller configuration sequence.
295 */
540dcf1c
KG
296#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
297#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
298#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
299#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
300#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
991425fe
MB
301#endif
302
303/*
304 * Serial Port
305 */
6d0f6bcf
JCPV
306#define CONFIG_SYS_NS16550_SERIAL
307#define CONFIG_SYS_NS16550_REG_SIZE 1
308#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
991425fe 309
6d0f6bcf 310#define CONFIG_SYS_BAUDRATE_TABLE \
32795eca 311 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
991425fe 312
6d0f6bcf
JCPV
313#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
314#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
991425fe 315
991425fe 316/* I2C */
00f792e0
HS
317#define CONFIG_SYS_I2C
318#define CONFIG_SYS_I2C_FSL
319#define CONFIG_SYS_FSL_I2C_SPEED 400000
320#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
321#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
322#define CONFIG_SYS_FSL_I2C2_SPEED 400000
323#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
324#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
325#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
991425fe 326
80ddd226 327/* SPI */
80ddd226 328#undef CONFIG_SOFT_SPI /* SPI bit-banged */
80ddd226
BW
329
330/* GPIOs. Used as SPI chip selects */
6d0f6bcf
JCPV
331#define CONFIG_SYS_GPIO1_PRELIM
332#define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */
333#define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */
80ddd226 334
991425fe 335/* TSEC */
6d0f6bcf 336#define CONFIG_SYS_TSEC1_OFFSET 0x24000
32795eca 337#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
6d0f6bcf 338#define CONFIG_SYS_TSEC2_OFFSET 0x25000
32795eca 339#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
991425fe 340
8fe9bf61 341/* USB */
6d0f6bcf 342#define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */
991425fe
MB
343
344/*
345 * General PCI
346 * Addresses are mapped 1-1.
347 */
6d0f6bcf
JCPV
348#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
349#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
350#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
351#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
352#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
353#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
32795eca
JH
354#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
355#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
356#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
6d0f6bcf
JCPV
357
358#define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
359#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
360#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
361#define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
362#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
363#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
32795eca
JH
364#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
365#define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
366#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
991425fe
MB
367
368#if defined(CONFIG_PCI)
369
8fe9bf61 370#define PCI_ONE_PCI1
991425fe
MB
371#if defined(PCI_64BIT)
372#undef PCI_ALL_PCI1
373#undef PCI_TWO_PCI1
374#undef PCI_ONE_PCI1
375#endif
376
162338e1 377#define CONFIG_83XX_PCI_STREAMING
991425fe
MB
378
379#undef CONFIG_EEPRO100
380#undef CONFIG_TULIP
381
382#if !defined(CONFIG_PCI_PNP)
383 #define PCI_ENET0_IOADDR 0xFIXME
384 #define PCI_ENET0_MEMADDR 0xFIXME
53677ef1 385 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
991425fe
MB
386#endif
387
388#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
6d0f6bcf 389#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
991425fe
MB
390
391#endif /* CONFIG_PCI */
392
393/*
394 * TSEC configuration
395 */
991425fe
MB
396
397#if defined(CONFIG_TSEC_ENET)
991425fe
MB
398
399#define CONFIG_GMII 1 /* MII PHY management */
32795eca 400#define CONFIG_TSEC1 1
255a3577 401#define CONFIG_TSEC1_NAME "TSEC0"
32795eca 402#define CONFIG_TSEC2 1
255a3577 403#define CONFIG_TSEC2_NAME "TSEC1"
991425fe
MB
404#define TSEC1_PHY_ADDR 0
405#define TSEC2_PHY_ADDR 1
406#define TSEC1_PHYIDX 0
407#define TSEC2_PHYIDX 0
3a79013e
AF
408#define TSEC1_FLAGS TSEC_GIGABIT
409#define TSEC2_FLAGS TSEC_GIGABIT
991425fe
MB
410
411/* Options are: TSEC[0-1] */
412#define CONFIG_ETHPRIME "TSEC0"
413
414#endif /* CONFIG_TSEC_ENET */
415
416/*
417 * Configure on-board RTC
418 */
32795eca
JH
419#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
420#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
991425fe
MB
421
422/*
423 * Environment
424 */
6d0f6bcf 425#ifndef CONFIG_SYS_RAMBOOT
32795eca
JH
426 #define CONFIG_ENV_ADDR \
427 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
0e8d1586
JCPV
428 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
429 #define CONFIG_ENV_SIZE 0x2000
991425fe
MB
430
431/* Address and size of Redundant Environment Sector */
0e8d1586
JCPV
432#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
433#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
991425fe
MB
434
435#else
6d0f6bcf 436 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
0e8d1586 437 #define CONFIG_ENV_SIZE 0x2000
991425fe
MB
438#endif
439
440#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 441#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
991425fe 442
659e2f67
JL
443/*
444 * BOOTP options
445 */
446#define CONFIG_BOOTP_BOOTFILESIZE
659e2f67 447
8ea5499a
JL
448/*
449 * Command line configuration.
450 */
8ea5499a 451
991425fe
MB
452#undef CONFIG_WATCHDOG /* watchdog disabled */
453
454/*
455 * Miscellaneous configurable options
456 */
6d0f6bcf 457#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
991425fe 458
991425fe
MB
459/*
460 * For booting Linux, the board info and command line data
9f530d59 461 * have to be in the first 256 MB of memory, since this is
991425fe
MB
462 * the maximum mapped by the Linux kernel during initialization.
463 */
32795eca
JH
464 /* Initial Memory map for Linux*/
465#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
63865278 466#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
991425fe 467
6d0f6bcf 468#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
991425fe
MB
469
470#if 1 /*528/264*/
6d0f6bcf 471#define CONFIG_SYS_HRCW_LOW (\
991425fe
MB
472 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
473 HRCWL_DDR_TO_SCB_CLK_1X1 |\
8fe9bf61 474 HRCWL_CSB_TO_CLKIN |\
991425fe
MB
475 HRCWL_VCO_1X2 |\
476 HRCWL_CORE_TO_CSB_2X1)
477#elif 0 /*396/132*/
6d0f6bcf 478#define CONFIG_SYS_HRCW_LOW (\
991425fe
MB
479 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
480 HRCWL_DDR_TO_SCB_CLK_1X1 |\
8fe9bf61 481 HRCWL_CSB_TO_CLKIN |\
991425fe
MB
482 HRCWL_VCO_1X4 |\
483 HRCWL_CORE_TO_CSB_3X1)
484#elif 0 /*264/132*/
6d0f6bcf 485#define CONFIG_SYS_HRCW_LOW (\
991425fe
MB
486 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
487 HRCWL_DDR_TO_SCB_CLK_1X1 |\
8fe9bf61 488 HRCWL_CSB_TO_CLKIN |\
991425fe
MB
489 HRCWL_VCO_1X4 |\
490 HRCWL_CORE_TO_CSB_2X1)
491#elif 0 /*132/132*/
6d0f6bcf 492#define CONFIG_SYS_HRCW_LOW (\
991425fe
MB
493 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
494 HRCWL_DDR_TO_SCB_CLK_1X1 |\
8fe9bf61 495 HRCWL_CSB_TO_CLKIN |\
991425fe
MB
496 HRCWL_VCO_1X4 |\
497 HRCWL_CORE_TO_CSB_1X1)
498#elif 0 /*264/264 */
6d0f6bcf 499#define CONFIG_SYS_HRCW_LOW (\
991425fe
MB
500 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
501 HRCWL_DDR_TO_SCB_CLK_1X1 |\
8fe9bf61 502 HRCWL_CSB_TO_CLKIN |\
991425fe
MB
503 HRCWL_VCO_1X4 |\
504 HRCWL_CORE_TO_CSB_1X1)
505#endif
506
447ad576 507#ifdef CONFIG_PCISLAVE
6d0f6bcf 508#define CONFIG_SYS_HRCW_HIGH (\
447ad576
IS
509 HRCWH_PCI_AGENT |\
510 HRCWH_64_BIT_PCI |\
511 HRCWH_PCI1_ARBITER_DISABLE |\
512 HRCWH_PCI2_ARBITER_DISABLE |\
513 HRCWH_CORE_ENABLE |\
514 HRCWH_FROM_0X00000100 |\
515 HRCWH_BOOTSEQ_DISABLE |\
516 HRCWH_SW_WATCHDOG_DISABLE |\
517 HRCWH_ROM_LOC_LOCAL_16BIT |\
518 HRCWH_TSEC1M_IN_GMII |\
32795eca 519 HRCWH_TSEC2M_IN_GMII)
447ad576 520#else
991425fe 521#if defined(PCI_64BIT)
6d0f6bcf 522#define CONFIG_SYS_HRCW_HIGH (\
991425fe
MB
523 HRCWH_PCI_HOST |\
524 HRCWH_64_BIT_PCI |\
525 HRCWH_PCI1_ARBITER_ENABLE |\
526 HRCWH_PCI2_ARBITER_DISABLE |\
527 HRCWH_CORE_ENABLE |\
528 HRCWH_FROM_0X00000100 |\
529 HRCWH_BOOTSEQ_DISABLE |\
530 HRCWH_SW_WATCHDOG_DISABLE |\
531 HRCWH_ROM_LOC_LOCAL_16BIT |\
532 HRCWH_TSEC1M_IN_GMII |\
32795eca 533 HRCWH_TSEC2M_IN_GMII)
991425fe 534#else
6d0f6bcf 535#define CONFIG_SYS_HRCW_HIGH (\
991425fe
MB
536 HRCWH_PCI_HOST |\
537 HRCWH_32_BIT_PCI |\
538 HRCWH_PCI1_ARBITER_ENABLE |\
539 HRCWH_PCI2_ARBITER_ENABLE |\
540 HRCWH_CORE_ENABLE |\
541 HRCWH_FROM_0X00000100 |\
542 HRCWH_BOOTSEQ_DISABLE |\
543 HRCWH_SW_WATCHDOG_DISABLE |\
544 HRCWH_ROM_LOC_LOCAL_16BIT |\
545 HRCWH_TSEC1M_IN_GMII |\
32795eca 546 HRCWH_TSEC2M_IN_GMII)
447ad576
IS
547#endif /* PCI_64BIT */
548#endif /* CONFIG_PCISLAVE */
991425fe 549
a5fe514e
LN
550/*
551 * System performance
552 */
6d0f6bcf 553#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
32795eca 554#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
6d0f6bcf
JCPV
555#define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
556#define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
557#define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
558#define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
a5fe514e 559
991425fe 560/* System IO Config */
3c9b1ee1 561#define CONFIG_SYS_SICRH 0
6d0f6bcf 562#define CONFIG_SYS_SICRL SICRL_LDP_A
991425fe 563
6d0f6bcf 564#define CONFIG_SYS_HID0_INIT 0x000000000
32795eca
JH
565#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \
566 | HID0_ENABLE_INSTRUCTION_CACHE)
991425fe 567
32795eca 568/* #define CONFIG_SYS_HID0_FINAL (\
991425fe
MB
569 HID0_ENABLE_INSTRUCTION_CACHE |\
570 HID0_ENABLE_M_BIT |\
32795eca 571 HID0_ENABLE_ADDRESS_BROADCAST) */
991425fe 572
6d0f6bcf 573#define CONFIG_SYS_HID2 HID2_HBE
31d82672 574#define CONFIG_HIGH_BATS 1 /* High BATs supported */
991425fe
MB
575
576/* DDR @ 0x00000000 */
32795eca 577#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
72cd4087 578 | BATL_PP_RW \
32795eca
JH
579 | BATL_MEMCOHERENCE)
580#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
581 | BATU_BL_256M \
582 | BATU_VS \
583 | BATU_VP)
991425fe
MB
584
585/* PCI @ 0x80000000 */
586#ifdef CONFIG_PCI
842033e6 587#define CONFIG_PCI_INDIRECT_BRIDGE
32795eca 588#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
72cd4087 589 | BATL_PP_RW \
32795eca
JH
590 | BATL_MEMCOHERENCE)
591#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
592 | BATU_BL_256M \
593 | BATU_VS \
594 | BATU_VP)
595#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
72cd4087 596 | BATL_PP_RW \
32795eca
JH
597 | BATL_CACHEINHIBIT \
598 | BATL_GUARDEDSTORAGE)
599#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
600 | BATU_BL_256M \
601 | BATU_VS \
602 | BATU_VP)
991425fe 603#else
6d0f6bcf
JCPV
604#define CONFIG_SYS_IBAT1L (0)
605#define CONFIG_SYS_IBAT1U (0)
606#define CONFIG_SYS_IBAT2L (0)
607#define CONFIG_SYS_IBAT2U (0)
991425fe
MB
608#endif
609
8fe9bf61 610#ifdef CONFIG_MPC83XX_PCI2
32795eca 611#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \
72cd4087 612 | BATL_PP_RW \
32795eca
JH
613 | BATL_MEMCOHERENCE)
614#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \
615 | BATU_BL_256M \
616 | BATU_VS \
617 | BATU_VP)
618#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \
72cd4087 619 | BATL_PP_RW \
32795eca
JH
620 | BATL_CACHEINHIBIT \
621 | BATL_GUARDEDSTORAGE)
622#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \
623 | BATU_BL_256M \
624 | BATU_VS \
625 | BATU_VP)
8fe9bf61 626#else
6d0f6bcf
JCPV
627#define CONFIG_SYS_IBAT3L (0)
628#define CONFIG_SYS_IBAT3U (0)
629#define CONFIG_SYS_IBAT4L (0)
630#define CONFIG_SYS_IBAT4U (0)
8fe9bf61 631#endif
991425fe 632
8fe9bf61 633/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
32795eca 634#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
72cd4087 635 | BATL_PP_RW \
32795eca
JH
636 | BATL_CACHEINHIBIT \
637 | BATL_GUARDEDSTORAGE)
638#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
639 | BATU_BL_256M \
640 | BATU_VS \
641 | BATU_VP)
991425fe 642
8fe9bf61 643/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
32795eca 644#define CONFIG_SYS_IBAT6L (0xF0000000 \
72cd4087
JH
645 | BATL_PP_RW \
646 | BATL_MEMCOHERENCE \
647 | BATL_GUARDEDSTORAGE)
32795eca
JH
648#define CONFIG_SYS_IBAT6U (0xF0000000 \
649 | BATU_BL_256M \
650 | BATU_VS \
651 | BATU_VP)
6d0f6bcf
JCPV
652
653#define CONFIG_SYS_IBAT7L (0)
654#define CONFIG_SYS_IBAT7U (0)
655
656#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
657#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
658#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
659#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
660#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
661#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
662#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
663#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
664#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
665#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
666#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
667#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
668#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
669#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
670#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
671#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
991425fe 672
8ea5499a 673#if defined(CONFIG_CMD_KGDB)
991425fe 674#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
991425fe
MB
675#endif
676
677/*
678 * Environment Configuration
679 */
680#define CONFIG_ENV_OVERWRITE
681
682#if defined(CONFIG_TSEC_ENET)
991425fe 683#define CONFIG_HAS_ETH1
10327dc5 684#define CONFIG_HAS_ETH0
991425fe
MB
685#endif
686
5bc0543d 687#define CONFIG_HOSTNAME "mpc8349emds"
8b3637c6 688#define CONFIG_ROOTPATH "/nfsroot/rootfs"
b3f44c21 689#define CONFIG_BOOTFILE "uImage"
991425fe 690
32795eca 691#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
991425fe 692
991425fe 693#define CONFIG_PREBOOT "echo;" \
32bf3d14 694 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
991425fe
MB
695 "echo"
696
697#define CONFIG_EXTRA_ENV_SETTINGS \
698 "netdev=eth0\0" \
699 "hostname=mpc8349emds\0" \
700 "nfsargs=setenv bootargs root=/dev/nfs rw " \
701 "nfsroot=${serverip}:${rootpath}\0" \
702 "ramargs=setenv bootargs root=/dev/ram rw\0" \
703 "addip=setenv bootargs ${bootargs} " \
704 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
705 ":${hostname}:${netdev}:off panic=1\0" \
706 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
707 "flash_nfs=run nfsargs addip addtty;" \
708 "bootm ${kernel_addr}\0" \
709 "flash_self=run ramargs addip addtty;" \
710 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
711 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
712 "bootm\0" \
991425fe
MB
713 "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \
714 "update=protect off fe000000 fe03ffff; " \
32795eca 715 "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\
d8ab58b2 716 "upd=run load update\0" \
79f516bc 717 "fdtaddr=780000\0" \
cc861f71 718 "fdtfile=mpc834x_mds.dtb\0" \
991425fe
MB
719 ""
720
32795eca
JH
721#define CONFIG_NFSBOOTCOMMAND \
722 "setenv bootargs root=/dev/nfs rw " \
723 "nfsroot=$serverip:$rootpath " \
724 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
725 "$netdev:off " \
726 "console=$consoledev,$baudrate $othbootargs;" \
727 "tftp $loadaddr $bootfile;" \
728 "tftp $fdtaddr $fdtfile;" \
729 "bootm $loadaddr - $fdtaddr"
bf0b542d
KP
730
731#define CONFIG_RAMBOOTCOMMAND \
32795eca
JH
732 "setenv bootargs root=/dev/ram rw " \
733 "console=$consoledev,$baudrate $othbootargs;" \
734 "tftp $ramdiskaddr $ramdiskfile;" \
735 "tftp $loadaddr $bootfile;" \
736 "tftp $fdtaddr $fdtfile;" \
737 "bootm $loadaddr $ramdiskaddr $fdtaddr"
bf0b542d 738
991425fe
MB
739#define CONFIG_BOOTCOMMAND "run flash_self"
740
741#endif /* __CONFIG_H */