]> git.ipfire.org Git - thirdparty/u-boot.git/blame - include/configs/MPC8610HPCD.h
treewide: Convert CONFIG_HOSTNAME to a string option
[thirdparty/u-boot.git] / include / configs / MPC8610HPCD.h
CommitLineData
9553df86 1/*
ba8e76bd 2 * Copyright 2007-2011 Freescale Semiconductor, Inc.
9553df86 3 *
5b8031cc 4 * SPDX-License-Identifier: GPL-2.0
9553df86
JL
5 */
6
7/*
8 * MPC8610HPCD board configuration file
9553df86
JL
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/* High Level Configuration Options */
9553df86
JL
15#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
16
070ba561 17/* video */
ba8e76bd
TT
18#define CONFIG_FSL_DIU_FB
19
7d3053fb
TT
20#ifdef CONFIG_FSL_DIU_FB
21#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x2c000)
e69e520f
TT
22#define CONFIG_VIDEO_LOGO
23#define CONFIG_VIDEO_BMP_LOGO
070ba561
YS
24#endif
25
9553df86 26#ifdef RUN_DIAG
6d0f6bcf 27#define CONFIG_SYS_DIAG_ADDR 0xff800000
9553df86
JL
28#endif
29
1266df88
BB
30/*
31 * virtual address to be used for temporary mappings. There
32 * should be 128k free at this VA.
33 */
34#define CONFIG_SYS_SCRATCH_VA 0xc0000000
35
b38eaec5 36#define CONFIG_PCI1 1 /* PCI controller 1 */
9553df86
JL
37#define CONFIG_PCIE1 1 /* PCIe 1 connected to ULI bridge */
38#define CONFIG_PCIE2 1 /* PCIe 2 connected to slot */
39#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
842033e6 40#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
8ba93f68 41#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
9553df86
JL
42
43#define CONFIG_ENV_OVERWRITE
9553df86
JL
44#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
45
4bbfd3e2 46#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
31d82672 47#define CONFIG_HIGH_BATS 1 /* High BATs supported & enabled */
9553df86
JL
48#define CONFIG_ALTIVEC 1
49
50/*
51 * L2CR setup -- make sure this is right for your board!
52 */
6d0f6bcf 53#define CONFIG_SYS_L2
9553df86 54#define L2_INIT 0
a877880c 55#define L2_ENABLE (L2CR_L2E |0x00100000 )
9553df86
JL
56
57#ifndef CONFIG_SYS_CLK_FREQ
58#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
59#endif
60
a877880c 61#define CONFIG_MISC_INIT_R 1
9553df86 62
6d0f6bcf
JCPV
63#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
64#define CONFIG_SYS_MEMTEST_END 0x00400000
9553df86
JL
65
66/*
67 * Base addresses -- Note these are effective addresses where the
68 * actual resources get mapped (not physical addresses)
69 */
6d0f6bcf
JCPV
70#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
71#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
9553df86 72
f698738e
JL
73#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
74#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
ad19e7a5 75#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW
f698738e 76
39aa1a73 77/* DDR Setup */
39aa1a73
JL
78#undef CONFIG_FSL_DDR_INTERACTIVE
79#define CONFIG_SPD_EEPROM /* Use SPD for DDR */
80#define CONFIG_DDR_SPD
81
82#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
83#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
84
6d0f6bcf
JCPV
85#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
86#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
1266df88 87#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
9553df86
JL
88#define CONFIG_VERY_BIG_RAM
89
39aa1a73
JL
90#define CONFIG_DIMM_SLOTS_PER_CTLR 1
91#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
92
c39f44dc 93#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
9553df86 94
39aa1a73 95/* These are used when DDR doesn't use SPD. */
6d0f6bcf 96#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
9553df86
JL
97
98#if 0 /* TODO */
6d0f6bcf
JCPV
99#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
100#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
101#define CONFIG_SYS_DDR_TIMING_3 0x00000000
102#define CONFIG_SYS_DDR_TIMING_0 0x00260802
103#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
104#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
105#define CONFIG_SYS_DDR_MODE_1 0x00480432
106#define CONFIG_SYS_DDR_MODE_2 0x00000000
107#define CONFIG_SYS_DDR_INTERVAL 0x06180100
108#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
109#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
110#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
111#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
112#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
113#define CONFIG_SYS_DDR_CONTROL2 0x04400010
114
115#define CONFIG_SYS_DDR_ERR_INT_EN 0x00000000
116#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
117#define CONFIG_SYS_DDR_SBE 0x000f0000
39aa1a73 118
9553df86 119#endif
39aa1a73 120
ad8f8687 121#define CONFIG_ID_EEPROM
6d0f6bcf 122#define CONFIG_SYS_I2C_EEPROM_NXID
32628c50 123#define CONFIG_ID_EEPROM
6d0f6bcf
JCPV
124#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
125#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
9553df86 126
6d0f6bcf
JCPV
127#define CONFIG_SYS_FLASH_BASE 0xf0000000 /* start of FLASH 128M */
128#define CONFIG_SYS_FLASH_BASE2 0xf8000000
9553df86 129
6d0f6bcf 130#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
9553df86 131
6d0f6bcf
JCPV
132#define CONFIG_SYS_BR0_PRELIM 0xf8001001 /* port size 16bit */
133#define CONFIG_SYS_OR0_PRELIM 0xf8006e65 /* 128MB NOR Flash*/
9553df86 134
6d0f6bcf
JCPV
135#define CONFIG_SYS_BR1_PRELIM 0xf0001001 /* port size 16bit */
136#define CONFIG_SYS_OR1_PRELIM 0xf8006e65 /* 128MB Promjet */
9553df86 137#if 0 /* TODO */
6d0f6bcf
JCPV
138#define CONFIG_SYS_BR2_PRELIM 0xf0000000
139#define CONFIG_SYS_OR2_PRELIM 0xf0000000 /* 256MB NAND Flash - bank 1 */
9553df86 140#endif
6d0f6bcf
JCPV
141#define CONFIG_SYS_BR3_PRELIM 0xe8000801 /* port size 8bit */
142#define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
9553df86 143
761421cc 144#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
9553df86
JL
145#define PIXIS_BASE 0xe8000000 /* PIXIS registers */
146#define PIXIS_ID 0x0 /* Board ID at offset 0 */
147#define PIXIS_VER 0x1 /* Board version at offset 1 */
148#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
149#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
150#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch */
151#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
a877880c 152#define PIXIS_BRDCFG0 0x8 /* PIXIS Board Configuration Register0*/
9553df86
JL
153#define PIXIS_VCTL 0x10 /* VELA Control Register */
154#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
155#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
156#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
157#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
158#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
159#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
160#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
2feb4af0 161#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xC0 /* Reset altbank mask */
9553df86 162
6d0f6bcf
JCPV
163#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
164#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
9553df86 165
6d0f6bcf
JCPV
166#undef CONFIG_SYS_FLASH_CHECKSUM
167#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
168#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
14d0a02a 169#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
bf9a8c34 170#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
9553df86 171
00b1883a 172#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
173#define CONFIG_SYS_FLASH_CFI
174#define CONFIG_SYS_FLASH_EMPTY_INFO
9553df86 175
6d0f6bcf
JCPV
176#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
177#define CONFIG_SYS_RAMBOOT
9553df86 178#else
6d0f6bcf 179#undef CONFIG_SYS_RAMBOOT
9553df86
JL
180#endif
181
6d0f6bcf 182#if defined(CONFIG_SYS_RAMBOOT)
9553df86 183#undef CONFIG_SPD_EEPROM
6d0f6bcf 184#define CONFIG_SYS_SDRAM_SIZE 256
9553df86
JL
185#endif
186
187#undef CONFIG_CLOCKS_IN_MHZ
188
6d0f6bcf
JCPV
189#define CONFIG_SYS_INIT_RAM_LOCK 1
190#ifndef CONFIG_SYS_INIT_RAM_LOCK
191#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
9553df86 192#else
6d0f6bcf 193#define CONFIG_SYS_INIT_RAM_ADDR 0xe4000000 /* Initial RAM address */
9553df86 194#endif
553f0982 195#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
9553df86 196
25ddd1fb 197#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 198#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
9553df86 199
6d0f6bcf
JCPV
200#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
201#define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
9553df86
JL
202
203/* Serial Port */
6d0f6bcf
JCPV
204#define CONFIG_SYS_NS16550_SERIAL
205#define CONFIG_SYS_NS16550_REG_SIZE 1
206#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
9553df86 207
6d0f6bcf 208#define CONFIG_SYS_BAUDRATE_TABLE \
9553df86
JL
209 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
210
6d0f6bcf
JCPV
211#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
212#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
9553df86 213
9553df86
JL
214/* maximum size of the flat tree (8K) */
215#define OF_FLAT_TREE_MAX_SIZE 8192
216
9553df86
JL
217/*
218 * I2C
219 */
00f792e0
HS
220#define CONFIG_SYS_I2C
221#define CONFIG_SYS_I2C_FSL
222#define CONFIG_SYS_FSL_I2C_SPEED 400000
223#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
224#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
225#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
9553df86
JL
226
227/*
228 * General PCI
229 * Addresses are mapped 1-1.
230 */
3e3fffe3
BB
231#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
232#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BUS
233#define CONFIG_SYS_PCI1_MEM_VIRT CONFIG_SYS_PCI1_MEM_BUS
6d0f6bcf 234#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
3e3fffe3 235#define CONFIG_SYS_PCI1_IO_BUS 0x0000000
6d0f6bcf 236#define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000
3e3fffe3 237#define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000
6d0f6bcf 238#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
9553df86 239
9553df86 240/* controller 1, Base address 0xa000 */
b8526212 241#define CONFIG_SYS_PCIE1_NAME "ULI"
3e3fffe3
BB
242#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
243#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS
6d0f6bcf 244#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
3e3fffe3 245#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
6d0f6bcf
JCPV
246#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
247#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
9553df86
JL
248
249/* controller 2, Base Address 0x9000 */
b8526212 250#define CONFIG_SYS_PCIE2_NAME "Slot 1"
3e3fffe3
BB
251#define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000
252#define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS
6d0f6bcf 253#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
3e3fffe3 254#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 /* reuse mem LAW */
6d0f6bcf
JCPV
255#define CONFIG_SYS_PCIE2_IO_PHYS 0xe2000000
256#define CONFIG_SYS_PCIE2_IO_SIZE 0x00100000 /* 1M */
9553df86 257
9553df86
JL
258#if defined(CONFIG_PCI)
259
260#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
261
7c2221eb
RZ
262#define CONFIG_ULI526X
263#ifdef CONFIG_ULI526X
1d8a49ec 264#endif
9553df86 265
9553df86
JL
266/************************************************************
267 * USB support
268 ************************************************************/
070ba561
YS
269#define CONFIG_PCI_OHCI 1
270#define CONFIG_USB_OHCI_NEW 1
6d0f6bcf
JCPV
271#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
272#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
273#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
9553df86
JL
274
275#if !defined(CONFIG_PCI_PNP)
276#define PCI_ENET0_IOADDR 0xe0000000
277#define PCI_ENET0_MEMADDR 0xe0000000
278#define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
279#endif
280
9553df86
JL
281#ifdef CONFIG_SCSI_AHCI
282#define CONFIG_SATA_ULI5288
6d0f6bcf
JCPV
283#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
284#define CONFIG_SYS_SCSI_MAX_LUN 1
285#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
286#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
9553df86
JL
287#endif
288
289#endif /* CONFIG_PCI */
290
291/*
292 * BAT0 2G Cacheable, non-guarded
293 * 0x0000_0000 2G DDR
294 */
9ff32d8c
TT
295#define CONFIG_SYS_DBAT0L (BATL_PP_RW)
296#define CONFIG_SYS_IBAT0L (BATL_PP_RW)
9553df86
JL
297
298/*
299 * BAT1 1G Cache-inhibited, guarded
300 * 0x8000_0000 256M PCI-1 Memory
301 * 0xa000_0000 256M PCI-Express 1 Memory
302 * 0x9000_0000 256M PCI-Express 2 Memory
303 */
304
6d0f6bcf 305#define CONFIG_SYS_DBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
9553df86 306 | BATL_GUARDEDSTORAGE)
3e3fffe3 307#define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G | BATU_VS | BATU_VP)
6d0f6bcf
JCPV
308#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
309#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
9553df86
JL
310
311/*
f3bceaab 312 * BAT2 16M Cache-inhibited, guarded
9553df86 313 * 0xe100_0000 1M PCI-1 I/O
9553df86
JL
314 */
315
6d0f6bcf 316#define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
9553df86 317 | BATL_GUARDEDSTORAGE)
3e3fffe3 318#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_16M | BATU_VS | BATU_VP)
6d0f6bcf
JCPV
319#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
320#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
9553df86
JL
321
322/*
104992fc
BB
323 * BAT3 4M Cache-inhibited, guarded
324 * 0xe000_0000 4M CCSR
9553df86
JL
325 */
326
104992fc 327#define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \
9553df86 328 | BATL_GUARDEDSTORAGE)
104992fc
BB
329#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP)
330#define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
6d0f6bcf 331#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
9553df86 332
f698738e
JL
333#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
334#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
335 | BATL_PP_RW | BATL_CACHEINHIBIT \
336 | BATL_GUARDEDSTORAGE)
337#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
338 | BATU_BL_1M | BATU_VS | BATU_VP)
339#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
340 | BATL_PP_RW | BATL_CACHEINHIBIT)
341#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
342#endif
343
9553df86 344/*
104992fc
BB
345 * BAT4 32M Cache-inhibited, guarded
346 * 0xe200_0000 1M PCI-Express 2 I/O
347 * 0xe300_0000 1M PCI-Express 1 I/O
9553df86 348 */
104992fc
BB
349
350#define CONFIG_SYS_DBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
9553df86 351 | BATL_GUARDEDSTORAGE)
104992fc
BB
352#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
353#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
6d0f6bcf 354#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
9553df86
JL
355
356/*
357 * BAT5 128K Cacheable, non-guarded
358 * 0xe400_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
359 */
6d0f6bcf
JCPV
360#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
361#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
362#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
363#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
9553df86
JL
364
365/*
366 * BAT6 256M Cache-inhibited, guarded
367 * 0xf000_0000 256M FLASH
368 */
6d0f6bcf 369#define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
9553df86 370 | BATL_GUARDEDSTORAGE)
6d0f6bcf
JCPV
371#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
372#define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE)
373#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
9553df86 374
bf9a8c34
BB
375/* Map the last 1M of flash where we're running from reset */
376#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
377 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
14d0a02a 378#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
bf9a8c34
BB
379#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
380 | BATL_MEMCOHERENCE)
381#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
382
9553df86
JL
383/*
384 * BAT7 4M Cache-inhibited, guarded
385 * 0xe800_0000 4M PIXIS
386 */
6d0f6bcf 387#define CONFIG_SYS_DBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
9553df86 388 | BATL_GUARDEDSTORAGE)
6d0f6bcf
JCPV
389#define CONFIG_SYS_DBAT7U (PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
390#define CONFIG_SYS_IBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
391#define CONFIG_SYS_IBAT7U CONFIG_SYS_DBAT7U
9553df86 392
9553df86
JL
393/*
394 * Environment
395 */
6d0f6bcf 396#ifndef CONFIG_SYS_RAMBOOT
6d0f6bcf 397#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
0e8d1586
JCPV
398#define CONFIG_ENV_SECT_SIZE 0x20000 /* 126k (one sector) for env */
399#define CONFIG_ENV_SIZE 0x2000
9553df86 400#else
6d0f6bcf 401#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
0e8d1586 402#define CONFIG_ENV_SIZE 0x2000
9553df86
JL
403#endif
404
405#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 406#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
9553df86 407
9553df86
JL
408/*
409 * BOOTP options
410 */
411#define CONFIG_BOOTP_BOOTFILESIZE
9553df86 412
9553df86
JL
413/*
414 * Command line configuration.
415 */
9553df86 416
3473ab73 417#define CONFIG_WATCHDOG /* watchdog enabled */
6d0f6bcf 418#define CONFIG_SYS_WATCHDOG_FREQ 5000 /* Feed interval, 5s */
9553df86
JL
419
420/*
421 * Miscellaneous configurable options
422 */
6d0f6bcf 423#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
9553df86 424
9553df86
JL
425/*
426 * For booting Linux, the board info and command line data
427 * have to be in the first 8 MB of memory, since this is
428 * the maximum mapped by the Linux kernel during initialization.
429 */
e1efe43c
SW
430#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
431#define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */
9553df86 432
9553df86
JL
433#if defined(CONFIG_CMD_KGDB)
434#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
9553df86
JL
435#endif
436
437/*
438 * Environment Configuration
439 */
440#define CONFIG_IPADDR 192.168.1.100
441
5bc0543d 442#define CONFIG_HOSTNAME "unknown"
8b3637c6 443#define CONFIG_ROOTPATH "/opt/nfsroot"
b3f44c21 444#define CONFIG_BOOTFILE "uImage"
9553df86
JL
445#define CONFIG_UBOOTPATH 8610hpcd/u-boot.bin
446
447#define CONFIG_SERVERIP 192.168.1.1
448#define CONFIG_GATEWAYIP 192.168.1.1
449#define CONFIG_NETMASK 255.255.255.0
450
451/* default location for tftp and bootm */
e1efe43c 452#define CONFIG_LOADADDR 0x10000000
9553df86 453
9553df86
JL
454#if defined(CONFIG_PCI1)
455#define PCI_ENV \
456 "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \
457 "echo e;md ${a}e00 9\0" \
458 "pci1regs=setenv a e0008; run pcireg\0" \
459 "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \
460 "pci d.w $b.0 56 1\0" \
461 "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \
462 "pci w.w $b.0 56 ffff\0" \
463 "pci1err=setenv a e0008; run pcierr\0" \
464 "pci1errc=setenv a e0008; run pcierrc\0"
465#else
466#define PCI_ENV ""
467#endif
468
469#if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2)
470#define PCIE_ENV \
471 "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \
472 "echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \
473 "pcie1regs=setenv a e000a; run pciereg\0" \
474 "pcie2regs=setenv a e0009; run pciereg\0" \
475 "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\
476 "pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;" \
477 "pci d $b.0 130 1\0" \
478 "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\
479 "pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \
480 "pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0" \
481 "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0" \
482 "pcie1err=setenv a e000a; run pcieerr\0" \
483 "pcie2err=setenv a e0009; run pcieerr\0" \
484 "pcie1errc=setenv a e000a; run pcieerrc\0" \
485 "pcie2errc=setenv a e0009; run pcieerrc\0"
486#else
487#define PCIE_ENV ""
488#endif
489
490#define DMA_ENV \
491 "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\
492 "mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \
493 "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\
494 "mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \
495 "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\
496 "mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \
497 "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\
498 "mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0"
499
1815338f 500#ifdef ENV_DEBUG
9553df86 501#define CONFIG_EXTRA_ENV_SETTINGS \
5368c55d
MV
502"netdev=eth0\0" \
503"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
504"tftpflash=tftpboot $loadaddr $uboot; " \
505 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
506 " +$filesize; " \
507 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
508 " +$filesize; " \
509 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
510 " $filesize; " \
511 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
512 " +$filesize; " \
513 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
514 " $filesize\0" \
515"consoledev=ttyS0\0" \
e1efe43c 516"ramdiskaddr=0x18000000\0" \
5368c55d 517"ramdiskfile=8610hpcd/ramdisk.uboot\0" \
e1efe43c 518"fdtaddr=0x17c00000\0" \
5368c55d
MV
519"fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
520"bdev=sda3\0" \
521"en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
522"dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
523"maxcpus=1" \
524"eoi=mw e00400b0 0\0" \
525"iack=md e00400a0 1\0" \
526"ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \
9553df86
JL
527 "md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \
528 "md ${a}f00 5\0" \
5368c55d
MV
529"ddr1regs=setenv a e0002; run ddrreg\0" \
530"gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \
9553df86
JL
531 "md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \
532 "md ${a}e60 1; md ${a}ef0 1d\0" \
5368c55d
MV
533"guregs=setenv a e00e0; run gureg\0" \
534"mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \
535"mcmregs=setenv a e0001; run mcmreg\0" \
536"diuregs=md e002c000 1d\0" \
537"dium=mw e002c01c\0" \
538"diuerr=md e002c014 1\0" \
539"pmregs=md e00e1000 2b\0" \
540"lawregs=md e0000c08 4b\0" \
541"lbcregs=md e0005000 36\0" \
542"dma0regs=md e0021100 12\0" \
543"dma1regs=md e0021180 12\0" \
544"dma2regs=md e0021200 12\0" \
545"dma3regs=md e0021280 12\0" \
9553df86
JL
546 PCI_ENV \
547 PCIE_ENV \
548 DMA_ENV
1815338f 549#else
5368c55d
MV
550#define CONFIG_EXTRA_ENV_SETTINGS \
551 "netdev=eth0\0" \
552 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
553 "consoledev=ttyS0\0" \
e1efe43c 554 "ramdiskaddr=0x18000000\0" \
5368c55d 555 "ramdiskfile=8610hpcd/ramdisk.uboot\0" \
e1efe43c 556 "fdtaddr=0x17c00000\0" \
5368c55d
MV
557 "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
558 "bdev=sda3\0"
1815338f 559#endif
9553df86
JL
560
561#define CONFIG_NFSBOOTCOMMAND \
562 "setenv bootargs root=/dev/nfs rw " \
563 "nfsroot=$serverip:$rootpath " \
564 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
565 "console=$consoledev,$baudrate $othbootargs;" \
566 "tftp $loadaddr $bootfile;" \
1df170f8
JL
567 "tftp $fdtaddr $fdtfile;" \
568 "bootm $loadaddr - $fdtaddr"
9553df86
JL
569
570#define CONFIG_RAMBOOTCOMMAND \
571 "setenv bootargs root=/dev/ram rw " \
572 "console=$consoledev,$baudrate $othbootargs;" \
573 "tftp $ramdiskaddr $ramdiskfile;" \
574 "tftp $loadaddr $bootfile;" \
1df170f8
JL
575 "tftp $fdtaddr $fdtfile;" \
576 "bootm $loadaddr $ramdiskaddr $fdtaddr"
9553df86
JL
577
578#define CONFIG_BOOTCOMMAND \
579 "setenv bootargs root=/dev/$bdev rw " \
580 "console=$consoledev,$baudrate $othbootargs;" \
581 "tftp $loadaddr $bootfile;" \
1df170f8
JL
582 "tftp $fdtaddr $fdtfile;" \
583 "bootm $loadaddr - $fdtaddr"
9553df86
JL
584
585#endif /* __CONFIG_H */