]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8610HPCD.h
Convert CONFIG_CFB_CONSOLE to Kconfig
[people/ms/u-boot.git] / include / configs / MPC8610HPCD.h
CommitLineData
9553df86 1/*
ba8e76bd 2 * Copyright 2007-2011 Freescale Semiconductor, Inc.
9553df86 3 *
5b8031cc 4 * SPDX-License-Identifier: GPL-2.0
9553df86
JL
5 */
6
7/*
8 * MPC8610HPCD board configuration file
9553df86
JL
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/* High Level Configuration Options */
9553df86
JL
15#define CONFIG_MPC8610 1 /* MPC8610 specific */
16#define CONFIG_MPC8610HPCD 1 /* MPC8610HPCD board specific */
9553df86
JL
17#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
18
2ae18241
WD
19#define CONFIG_SYS_TEXT_BASE 0xfff00000
20
070ba561 21/* video */
ba8e76bd
TT
22#define CONFIG_FSL_DIU_FB
23
7d3053fb
TT
24#ifdef CONFIG_FSL_DIU_FB
25#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x2c000)
e69e520f 26#define CONFIG_CMD_BMP
7d3053fb 27#define CONFIG_VIDEO_SW_CURSOR
070ba561 28#define CONFIG_VGA_AS_SINGLE_DEVICE
e69e520f
TT
29#define CONFIG_VIDEO_LOGO
30#define CONFIG_VIDEO_BMP_LOGO
070ba561
YS
31#endif
32
9553df86 33#ifdef RUN_DIAG
6d0f6bcf 34#define CONFIG_SYS_DIAG_ADDR 0xff800000
9553df86
JL
35#endif
36
1266df88
BB
37/*
38 * virtual address to be used for temporary mappings. There
39 * should be 128k free at this VA.
40 */
41#define CONFIG_SYS_SCRATCH_VA 0xc0000000
42
9553df86 43#define CONFIG_PCI 1 /* Enable PCI/PCIE*/
b38eaec5 44#define CONFIG_PCI1 1 /* PCI controller 1 */
9553df86
JL
45#define CONFIG_PCIE1 1 /* PCIe 1 connected to ULI bridge */
46#define CONFIG_PCIE2 1 /* PCIe 2 connected to slot */
47#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
842033e6 48#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
8ba93f68 49#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
031976f6 50#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
9553df86
JL
51
52#define CONFIG_ENV_OVERWRITE
9553df86
JL
53#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
54
4bbfd3e2 55#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
31d82672 56#define CONFIG_HIGH_BATS 1 /* High BATs supported & enabled */
9553df86
JL
57#define CONFIG_ALTIVEC 1
58
59/*
60 * L2CR setup -- make sure this is right for your board!
61 */
6d0f6bcf 62#define CONFIG_SYS_L2
9553df86 63#define L2_INIT 0
a877880c 64#define L2_ENABLE (L2CR_L2E |0x00100000 )
9553df86
JL
65
66#ifndef CONFIG_SYS_CLK_FREQ
67#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
68#endif
69
70#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
a877880c 71#define CONFIG_MISC_INIT_R 1
9553df86 72
6d0f6bcf
JCPV
73#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
74#define CONFIG_SYS_MEMTEST_END 0x00400000
9553df86
JL
75
76/*
77 * Base addresses -- Note these are effective addresses where the
78 * actual resources get mapped (not physical addresses)
79 */
6d0f6bcf
JCPV
80#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
81#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
82#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
9553df86 83
f698738e
JL
84#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
85#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
ad19e7a5 86#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW
f698738e 87
39aa1a73 88/* DDR Setup */
5614e71b 89#define CONFIG_SYS_FSL_DDR2
39aa1a73
JL
90#undef CONFIG_FSL_DDR_INTERACTIVE
91#define CONFIG_SPD_EEPROM /* Use SPD for DDR */
92#define CONFIG_DDR_SPD
93
94#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
95#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
96
6d0f6bcf
JCPV
97#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
98#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
1266df88 99#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
9553df86
JL
100#define CONFIG_VERY_BIG_RAM
101
39aa1a73
JL
102#define CONFIG_NUM_DDR_CONTROLLERS 1
103#define CONFIG_DIMM_SLOTS_PER_CTLR 1
104#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
105
c39f44dc 106#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
9553df86 107
39aa1a73 108/* These are used when DDR doesn't use SPD. */
6d0f6bcf 109#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
9553df86
JL
110
111#if 0 /* TODO */
6d0f6bcf
JCPV
112#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
113#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
114#define CONFIG_SYS_DDR_TIMING_3 0x00000000
115#define CONFIG_SYS_DDR_TIMING_0 0x00260802
116#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
117#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
118#define CONFIG_SYS_DDR_MODE_1 0x00480432
119#define CONFIG_SYS_DDR_MODE_2 0x00000000
120#define CONFIG_SYS_DDR_INTERVAL 0x06180100
121#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
122#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
123#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
124#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
125#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
126#define CONFIG_SYS_DDR_CONTROL2 0x04400010
127
128#define CONFIG_SYS_DDR_ERR_INT_EN 0x00000000
129#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
130#define CONFIG_SYS_DDR_SBE 0x000f0000
39aa1a73 131
9553df86 132#endif
39aa1a73 133
ad8f8687 134#define CONFIG_ID_EEPROM
6d0f6bcf 135#define CONFIG_SYS_I2C_EEPROM_NXID
32628c50 136#define CONFIG_ID_EEPROM
6d0f6bcf
JCPV
137#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
138#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
9553df86 139
6d0f6bcf
JCPV
140#define CONFIG_SYS_FLASH_BASE 0xf0000000 /* start of FLASH 128M */
141#define CONFIG_SYS_FLASH_BASE2 0xf8000000
9553df86 142
6d0f6bcf 143#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
9553df86 144
6d0f6bcf
JCPV
145#define CONFIG_SYS_BR0_PRELIM 0xf8001001 /* port size 16bit */
146#define CONFIG_SYS_OR0_PRELIM 0xf8006e65 /* 128MB NOR Flash*/
9553df86 147
6d0f6bcf
JCPV
148#define CONFIG_SYS_BR1_PRELIM 0xf0001001 /* port size 16bit */
149#define CONFIG_SYS_OR1_PRELIM 0xf8006e65 /* 128MB Promjet */
9553df86 150#if 0 /* TODO */
6d0f6bcf
JCPV
151#define CONFIG_SYS_BR2_PRELIM 0xf0000000
152#define CONFIG_SYS_OR2_PRELIM 0xf0000000 /* 256MB NAND Flash - bank 1 */
9553df86 153#endif
6d0f6bcf
JCPV
154#define CONFIG_SYS_BR3_PRELIM 0xe8000801 /* port size 8bit */
155#define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
9553df86 156
761421cc 157#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
9553df86
JL
158#define PIXIS_BASE 0xe8000000 /* PIXIS registers */
159#define PIXIS_ID 0x0 /* Board ID at offset 0 */
160#define PIXIS_VER 0x1 /* Board version at offset 1 */
161#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
162#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
163#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch */
164#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
a877880c 165#define PIXIS_BRDCFG0 0x8 /* PIXIS Board Configuration Register0*/
9553df86
JL
166#define PIXIS_VCTL 0x10 /* VELA Control Register */
167#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
168#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
169#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
170#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
171#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
172#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
173#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
2feb4af0 174#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xC0 /* Reset altbank mask */
9553df86 175
6d0f6bcf
JCPV
176#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
177#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
9553df86 178
6d0f6bcf
JCPV
179#undef CONFIG_SYS_FLASH_CHECKSUM
180#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
181#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
14d0a02a 182#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
bf9a8c34 183#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
9553df86 184
00b1883a 185#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
186#define CONFIG_SYS_FLASH_CFI
187#define CONFIG_SYS_FLASH_EMPTY_INFO
9553df86 188
6d0f6bcf
JCPV
189#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
190#define CONFIG_SYS_RAMBOOT
9553df86 191#else
6d0f6bcf 192#undef CONFIG_SYS_RAMBOOT
9553df86
JL
193#endif
194
6d0f6bcf 195#if defined(CONFIG_SYS_RAMBOOT)
9553df86 196#undef CONFIG_SPD_EEPROM
6d0f6bcf 197#define CONFIG_SYS_SDRAM_SIZE 256
9553df86
JL
198#endif
199
200#undef CONFIG_CLOCKS_IN_MHZ
201
6d0f6bcf
JCPV
202#define CONFIG_SYS_INIT_RAM_LOCK 1
203#ifndef CONFIG_SYS_INIT_RAM_LOCK
204#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
9553df86 205#else
6d0f6bcf 206#define CONFIG_SYS_INIT_RAM_ADDR 0xe4000000 /* Initial RAM address */
9553df86 207#endif
553f0982 208#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
9553df86 209
25ddd1fb 210#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 211#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
9553df86 212
6d0f6bcf
JCPV
213#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
214#define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
9553df86
JL
215
216/* Serial Port */
217#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
218#define CONFIG_SYS_NS16550_SERIAL
219#define CONFIG_SYS_NS16550_REG_SIZE 1
220#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
9553df86 221
6d0f6bcf 222#define CONFIG_SYS_BAUDRATE_TABLE \
9553df86
JL
223 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
224
6d0f6bcf
JCPV
225#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
226#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
9553df86 227
9553df86
JL
228/* maximum size of the flat tree (8K) */
229#define OF_FLAT_TREE_MAX_SIZE 8192
230
9553df86
JL
231/*
232 * I2C
233 */
00f792e0
HS
234#define CONFIG_SYS_I2C
235#define CONFIG_SYS_I2C_FSL
236#define CONFIG_SYS_FSL_I2C_SPEED 400000
237#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
238#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
239#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
9553df86
JL
240
241/*
242 * General PCI
243 * Addresses are mapped 1-1.
244 */
3e3fffe3
BB
245#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
246#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BUS
247#define CONFIG_SYS_PCI1_MEM_VIRT CONFIG_SYS_PCI1_MEM_BUS
6d0f6bcf 248#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
3e3fffe3 249#define CONFIG_SYS_PCI1_IO_BUS 0x0000000
6d0f6bcf 250#define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000
3e3fffe3 251#define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000
6d0f6bcf 252#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
9553df86 253
9553df86 254/* controller 1, Base address 0xa000 */
b8526212 255#define CONFIG_SYS_PCIE1_NAME "ULI"
3e3fffe3
BB
256#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
257#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS
6d0f6bcf 258#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
3e3fffe3 259#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
6d0f6bcf
JCPV
260#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
261#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
9553df86
JL
262
263/* controller 2, Base Address 0x9000 */
b8526212 264#define CONFIG_SYS_PCIE2_NAME "Slot 1"
3e3fffe3
BB
265#define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000
266#define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS
6d0f6bcf 267#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
3e3fffe3 268#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 /* reuse mem LAW */
6d0f6bcf
JCPV
269#define CONFIG_SYS_PCIE2_IO_PHYS 0xe2000000
270#define CONFIG_SYS_PCIE2_IO_SIZE 0x00100000 /* 1M */
9553df86 271
9553df86
JL
272#if defined(CONFIG_PCI)
273
274#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
275
9553df86 276#define CONFIG_PCI_PNP /* do pci plug-and-play */
4f93f8b1 277#define CONFIG_CMD_REGINFO
9553df86 278
7c2221eb
RZ
279#define CONFIG_ULI526X
280#ifdef CONFIG_ULI526X
1d8a49ec 281#endif
9553df86 282
9553df86
JL
283/************************************************************
284 * USB support
285 ************************************************************/
070ba561
YS
286#define CONFIG_PCI_OHCI 1
287#define CONFIG_USB_OHCI_NEW 1
9553df86 288#define CONFIG_USB_KEYBOARD 1
52cb4d4f 289#define CONFIG_SYS_STDIO_DEREGISTER
6d0f6bcf
JCPV
290#define CONFIG_SYS_USB_EVENT_POLL 1
291#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
292#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
293#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
9553df86
JL
294
295#if !defined(CONFIG_PCI_PNP)
296#define PCI_ENET0_IOADDR 0xe0000000
297#define PCI_ENET0_MEMADDR 0xe0000000
298#define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
299#endif
300
301#define CONFIG_DOS_PARTITION
302#define CONFIG_SCSI_AHCI
303
304#ifdef CONFIG_SCSI_AHCI
344ca0b4 305#define CONFIG_LIBATA
9553df86 306#define CONFIG_SATA_ULI5288
6d0f6bcf
JCPV
307#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
308#define CONFIG_SYS_SCSI_MAX_LUN 1
309#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
310#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
9553df86
JL
311#endif
312
313#endif /* CONFIG_PCI */
314
315/*
316 * BAT0 2G Cacheable, non-guarded
317 * 0x0000_0000 2G DDR
318 */
9ff32d8c
TT
319#define CONFIG_SYS_DBAT0L (BATL_PP_RW)
320#define CONFIG_SYS_IBAT0L (BATL_PP_RW)
9553df86
JL
321
322/*
323 * BAT1 1G Cache-inhibited, guarded
324 * 0x8000_0000 256M PCI-1 Memory
325 * 0xa000_0000 256M PCI-Express 1 Memory
326 * 0x9000_0000 256M PCI-Express 2 Memory
327 */
328
6d0f6bcf 329#define CONFIG_SYS_DBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
9553df86 330 | BATL_GUARDEDSTORAGE)
3e3fffe3 331#define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G | BATU_VS | BATU_VP)
6d0f6bcf
JCPV
332#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
333#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
9553df86
JL
334
335/*
f3bceaab 336 * BAT2 16M Cache-inhibited, guarded
9553df86 337 * 0xe100_0000 1M PCI-1 I/O
9553df86
JL
338 */
339
6d0f6bcf 340#define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
9553df86 341 | BATL_GUARDEDSTORAGE)
3e3fffe3 342#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_16M | BATU_VS | BATU_VP)
6d0f6bcf
JCPV
343#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
344#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
9553df86
JL
345
346/*
104992fc
BB
347 * BAT3 4M Cache-inhibited, guarded
348 * 0xe000_0000 4M CCSR
9553df86
JL
349 */
350
104992fc 351#define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \
9553df86 352 | BATL_GUARDEDSTORAGE)
104992fc
BB
353#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP)
354#define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
6d0f6bcf 355#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
9553df86 356
f698738e
JL
357#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
358#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
359 | BATL_PP_RW | BATL_CACHEINHIBIT \
360 | BATL_GUARDEDSTORAGE)
361#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
362 | BATU_BL_1M | BATU_VS | BATU_VP)
363#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
364 | BATL_PP_RW | BATL_CACHEINHIBIT)
365#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
366#endif
367
9553df86 368/*
104992fc
BB
369 * BAT4 32M Cache-inhibited, guarded
370 * 0xe200_0000 1M PCI-Express 2 I/O
371 * 0xe300_0000 1M PCI-Express 1 I/O
9553df86 372 */
104992fc
BB
373
374#define CONFIG_SYS_DBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
9553df86 375 | BATL_GUARDEDSTORAGE)
104992fc
BB
376#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
377#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
6d0f6bcf 378#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
9553df86
JL
379
380/*
381 * BAT5 128K Cacheable, non-guarded
382 * 0xe400_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
383 */
6d0f6bcf
JCPV
384#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
385#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
386#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
387#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
9553df86
JL
388
389/*
390 * BAT6 256M Cache-inhibited, guarded
391 * 0xf000_0000 256M FLASH
392 */
6d0f6bcf 393#define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
9553df86 394 | BATL_GUARDEDSTORAGE)
6d0f6bcf
JCPV
395#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
396#define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE)
397#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
9553df86 398
bf9a8c34
BB
399/* Map the last 1M of flash where we're running from reset */
400#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
401 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
14d0a02a 402#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
bf9a8c34
BB
403#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
404 | BATL_MEMCOHERENCE)
405#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
406
9553df86
JL
407/*
408 * BAT7 4M Cache-inhibited, guarded
409 * 0xe800_0000 4M PIXIS
410 */
6d0f6bcf 411#define CONFIG_SYS_DBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
9553df86 412 | BATL_GUARDEDSTORAGE)
6d0f6bcf
JCPV
413#define CONFIG_SYS_DBAT7U (PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
414#define CONFIG_SYS_IBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
415#define CONFIG_SYS_IBAT7U CONFIG_SYS_DBAT7U
9553df86 416
9553df86
JL
417/*
418 * Environment
419 */
6d0f6bcf 420#ifndef CONFIG_SYS_RAMBOOT
5a1aceb0 421#define CONFIG_ENV_IS_IN_FLASH 1
6d0f6bcf 422#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
0e8d1586
JCPV
423#define CONFIG_ENV_SECT_SIZE 0x20000 /* 126k (one sector) for env */
424#define CONFIG_ENV_SIZE 0x2000
9553df86 425#else
93f6d725 426#define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
6d0f6bcf 427#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
0e8d1586 428#define CONFIG_ENV_SIZE 0x2000
9553df86
JL
429#endif
430
431#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 432#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
9553df86 433
9553df86
JL
434/*
435 * BOOTP options
436 */
437#define CONFIG_BOOTP_BOOTFILESIZE
438#define CONFIG_BOOTP_BOOTPATH
439#define CONFIG_BOOTP_GATEWAY
440#define CONFIG_BOOTP_HOSTNAME
441
9553df86
JL
442/*
443 * Command line configuration.
444 */
9553df86 445
9553df86
JL
446#if defined(CONFIG_PCI)
447#define CONFIG_CMD_PCI
c649e3c9 448#define CONFIG_SCSI
9553df86
JL
449#endif
450
3473ab73 451#define CONFIG_WATCHDOG /* watchdog enabled */
6d0f6bcf 452#define CONFIG_SYS_WATCHDOG_FREQ 5000 /* Feed interval, 5s */
9553df86
JL
453
454/*
455 * Miscellaneous configurable options
456 */
6d0f6bcf 457#define CONFIG_SYS_LONGHELP /* undef to save memory */
6bee764b 458#define CONFIG_CMDLINE_EDITING /* Command-line editing */
6d0f6bcf 459#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
9553df86
JL
460
461#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 462#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
9553df86 463#else
6d0f6bcf 464#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
9553df86
JL
465#endif
466
6d0f6bcf
JCPV
467#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
468#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
469#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
9553df86
JL
470
471/*
472 * For booting Linux, the board info and command line data
473 * have to be in the first 8 MB of memory, since this is
474 * the maximum mapped by the Linux kernel during initialization.
475 */
e1efe43c
SW
476#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
477#define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */
9553df86 478
9553df86
JL
479#if defined(CONFIG_CMD_KGDB)
480#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
9553df86
JL
481#endif
482
483/*
484 * Environment Configuration
485 */
486#define CONFIG_IPADDR 192.168.1.100
487
488#define CONFIG_HOSTNAME unknown
8b3637c6 489#define CONFIG_ROOTPATH "/opt/nfsroot"
b3f44c21 490#define CONFIG_BOOTFILE "uImage"
9553df86
JL
491#define CONFIG_UBOOTPATH 8610hpcd/u-boot.bin
492
493#define CONFIG_SERVERIP 192.168.1.1
494#define CONFIG_GATEWAYIP 192.168.1.1
495#define CONFIG_NETMASK 255.255.255.0
496
497/* default location for tftp and bootm */
e1efe43c 498#define CONFIG_LOADADDR 0x10000000
9553df86 499
9553df86
JL
500#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
501
502#define CONFIG_BAUDRATE 115200
503
504#if defined(CONFIG_PCI1)
505#define PCI_ENV \
506 "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \
507 "echo e;md ${a}e00 9\0" \
508 "pci1regs=setenv a e0008; run pcireg\0" \
509 "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \
510 "pci d.w $b.0 56 1\0" \
511 "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \
512 "pci w.w $b.0 56 ffff\0" \
513 "pci1err=setenv a e0008; run pcierr\0" \
514 "pci1errc=setenv a e0008; run pcierrc\0"
515#else
516#define PCI_ENV ""
517#endif
518
519#if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2)
520#define PCIE_ENV \
521 "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \
522 "echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \
523 "pcie1regs=setenv a e000a; run pciereg\0" \
524 "pcie2regs=setenv a e0009; run pciereg\0" \
525 "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\
526 "pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;" \
527 "pci d $b.0 130 1\0" \
528 "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\
529 "pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \
530 "pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0" \
531 "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0" \
532 "pcie1err=setenv a e000a; run pcieerr\0" \
533 "pcie2err=setenv a e0009; run pcieerr\0" \
534 "pcie1errc=setenv a e000a; run pcieerrc\0" \
535 "pcie2errc=setenv a e0009; run pcieerrc\0"
536#else
537#define PCIE_ENV ""
538#endif
539
540#define DMA_ENV \
541 "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\
542 "mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \
543 "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\
544 "mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \
545 "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\
546 "mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \
547 "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\
548 "mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0"
549
1815338f 550#ifdef ENV_DEBUG
9553df86 551#define CONFIG_EXTRA_ENV_SETTINGS \
5368c55d
MV
552"netdev=eth0\0" \
553"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
554"tftpflash=tftpboot $loadaddr $uboot; " \
555 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
556 " +$filesize; " \
557 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
558 " +$filesize; " \
559 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
560 " $filesize; " \
561 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
562 " +$filesize; " \
563 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
564 " $filesize\0" \
565"consoledev=ttyS0\0" \
e1efe43c 566"ramdiskaddr=0x18000000\0" \
5368c55d 567"ramdiskfile=8610hpcd/ramdisk.uboot\0" \
e1efe43c 568"fdtaddr=0x17c00000\0" \
5368c55d
MV
569"fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
570"bdev=sda3\0" \
571"en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
572"dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
573"maxcpus=1" \
574"eoi=mw e00400b0 0\0" \
575"iack=md e00400a0 1\0" \
576"ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \
9553df86
JL
577 "md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \
578 "md ${a}f00 5\0" \
5368c55d
MV
579"ddr1regs=setenv a e0002; run ddrreg\0" \
580"gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \
9553df86
JL
581 "md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \
582 "md ${a}e60 1; md ${a}ef0 1d\0" \
5368c55d
MV
583"guregs=setenv a e00e0; run gureg\0" \
584"mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \
585"mcmregs=setenv a e0001; run mcmreg\0" \
586"diuregs=md e002c000 1d\0" \
587"dium=mw e002c01c\0" \
588"diuerr=md e002c014 1\0" \
589"pmregs=md e00e1000 2b\0" \
590"lawregs=md e0000c08 4b\0" \
591"lbcregs=md e0005000 36\0" \
592"dma0regs=md e0021100 12\0" \
593"dma1regs=md e0021180 12\0" \
594"dma2regs=md e0021200 12\0" \
595"dma3regs=md e0021280 12\0" \
9553df86
JL
596 PCI_ENV \
597 PCIE_ENV \
598 DMA_ENV
1815338f 599#else
5368c55d
MV
600#define CONFIG_EXTRA_ENV_SETTINGS \
601 "netdev=eth0\0" \
602 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
603 "consoledev=ttyS0\0" \
e1efe43c 604 "ramdiskaddr=0x18000000\0" \
5368c55d 605 "ramdiskfile=8610hpcd/ramdisk.uboot\0" \
e1efe43c 606 "fdtaddr=0x17c00000\0" \
5368c55d
MV
607 "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
608 "bdev=sda3\0"
1815338f 609#endif
9553df86
JL
610
611#define CONFIG_NFSBOOTCOMMAND \
612 "setenv bootargs root=/dev/nfs rw " \
613 "nfsroot=$serverip:$rootpath " \
614 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
615 "console=$consoledev,$baudrate $othbootargs;" \
616 "tftp $loadaddr $bootfile;" \
1df170f8
JL
617 "tftp $fdtaddr $fdtfile;" \
618 "bootm $loadaddr - $fdtaddr"
9553df86
JL
619
620#define CONFIG_RAMBOOTCOMMAND \
621 "setenv bootargs root=/dev/ram rw " \
622 "console=$consoledev,$baudrate $othbootargs;" \
623 "tftp $ramdiskaddr $ramdiskfile;" \
624 "tftp $loadaddr $bootfile;" \
1df170f8
JL
625 "tftp $fdtaddr $fdtfile;" \
626 "bootm $loadaddr $ramdiskaddr $fdtaddr"
9553df86
JL
627
628#define CONFIG_BOOTCOMMAND \
629 "setenv bootargs root=/dev/$bdev rw " \
630 "console=$consoledev,$baudrate $othbootargs;" \
631 "tftp $loadaddr $bootfile;" \
1df170f8
JL
632 "tftp $fdtaddr $fdtfile;" \
633 "bootm $loadaddr - $fdtaddr"
9553df86
JL
634
635#endif /* __CONFIG_H */