]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8641HPCN.h
rename CFG_ macros to CONFIG_SYS
[people/ms/u-boot.git] / include / configs / MPC8641HPCN.h
CommitLineData
5c9efb36
JL
1/*
2 * Copyright 2006 Freescale Semiconductor.
3 *
debb7354
JL
4 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
5c9efb36 26 * MPC8641HPCN board configuration file
debb7354
JL
27 *
28 * Make sure you change the MAC address and other network params first,
29 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
30 */
31
32#ifndef __CONFIG_H
33#define __CONFIG_H
34
35/* High Level Configuration Options */
36#define CONFIG_MPC86xx 1 /* MPC86xx */
37#define CONFIG_MPC8641 1 /* MPC8641 specific */
38#define CONFIG_MPC8641HPCN 1 /* MPC8641HPCN board specific */
53677ef1
WD
39#define CONFIG_NUM_CPUS 2 /* Number of CPUs in the system */
40#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
debb7354 41
debb7354 42#ifdef RUN_DIAG
6d0f6bcf 43#define CONFIG_SYS_DIAG_ADDR 0xff800000
debb7354 44#endif
5c9efb36 45
6d0f6bcf 46#define CONFIG_SYS_RESET_ADDRESS 0xfff00100
debb7354 47
63cec581
ES
48#define CONFIG_PCI 1 /* Enable PCI/PCIE */
49#define CONFIG_PCI1 1 /* PCIE controler 1 (ULI bridge) */
50#define CONFIG_PCI2 1 /* PCIE controler 2 (slot) */
51#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
4933b91f 52#define CONFIG_FSL_LAW 1 /* Use common FSL law init code */
5c9efb36 53
53677ef1 54#define CONFIG_TSEC_ENET /* tsec ethernet support */
debb7354 55#define CONFIG_ENV_OVERWRITE
debb7354 56
31d82672 57#define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
debb7354 58
53677ef1 59#define CONFIG_ALTIVEC 1
debb7354 60
5c9efb36 61/*
debb7354
JL
62 * L2CR setup -- make sure this is right for your board!
63 */
6d0f6bcf 64#define CONFIG_SYS_L2
debb7354
JL
65#define L2_INIT 0
66#define L2_ENABLE (L2CR_L2E)
67
68#ifndef CONFIG_SYS_CLK_FREQ
63cec581
ES
69#ifndef __ASSEMBLY__
70extern unsigned long get_board_sys_clk(unsigned long dummy);
71#endif
53677ef1 72#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
debb7354
JL
73#endif
74
debb7354
JL
75#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
76
6d0f6bcf
JCPV
77#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
78#define CONFIG_SYS_MEMTEST_END 0x00400000
debb7354 79
debb7354
JL
80/*
81 * Base addresses -- Note these are effective addresses where the
82 * actual resources get mapped (not physical addresses)
83 */
6d0f6bcf
JCPV
84#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
85#define CONFIG_SYS_CCSRBAR 0xf8000000 /* relocated CCSRBAR */
86#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
debb7354 87
6d0f6bcf
JCPV
88#define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000)
89#define CONFIG_SYS_PCI2_ADDR (CONFIG_SYS_CCSRBAR+0x9000)
63cec581 90
debb7354
JL
91/*
92 * DDR Setup
93 */
6a8e5692
KG
94#define CONFIG_FSL_DDR2
95#undef CONFIG_FSL_DDR_INTERACTIVE
96#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
97#define CONFIG_DDR_SPD
98
99#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
100#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
101
6d0f6bcf
JCPV
102#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
103#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
fcb28e76 104#define CONFIG_VERY_BIG_RAM
debb7354
JL
105
106#define MPC86xx_DDR_SDRAM_CLK_CNTL
107
6a8e5692
KG
108#define CONFIG_NUM_DDR_CONTROLLERS 2
109#define CONFIG_DIMM_SLOTS_PER_CTLR 2
110#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
111
112/*
113 * I2C addresses of SPD EEPROMs
114 */
115#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
116#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
117#define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
118#define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
119
120
121/*
122 * These are used when DDR doesn't use SPD.
123 */
6d0f6bcf
JCPV
124#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
125#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
126#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
127#define CONFIG_SYS_DDR_TIMING_3 0x00000000
128#define CONFIG_SYS_DDR_TIMING_0 0x00260802
129#define CONFIG_SYS_DDR_TIMING_1 0x39357322
130#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
131#define CONFIG_SYS_DDR_MODE_1 0x00480432
132#define CONFIG_SYS_DDR_MODE_2 0x00000000
133#define CONFIG_SYS_DDR_INTERVAL 0x06090100
134#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
135#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
136#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
137#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
138#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
139#define CONFIG_SYS_DDR_CONTROL2 0x04400000
6a8e5692
KG
140
141/*
142 * FIXME: Not used in fixed_sdram function
143 */
6d0f6bcf
JCPV
144#define CONFIG_SYS_DDR_MODE 0x00000022
145#define CONFIG_SYS_DDR_CS1_BNDS 0x00000000
146#define CONFIG_SYS_DDR_CS2_BNDS 0x00000FFF /* Not done */
147#define CONFIG_SYS_DDR_CS3_BNDS 0x00000FFF /* Not done */
148#define CONFIG_SYS_DDR_CS4_BNDS 0x00000FFF /* Not done */
149#define CONFIG_SYS_DDR_CS5_BNDS 0x00000FFF /* Not done */
6a8e5692 150
debb7354 151
ad8f8687 152#define CONFIG_ID_EEPROM
6d0f6bcf 153#define CONFIG_SYS_I2C_EEPROM_NXID
32628c50 154#define CONFIG_ID_EEPROM
6d0f6bcf
JCPV
155#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
156#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
debb7354
JL
157
158/*
586d1d5a
JL
159 * In MPC8641HPCN, allocate 16MB flash spaces at fe000000 and ff000000.
160 * There is an 8MB flash. In effect, the addresses from fe000000 to fe7fffff
debb7354
JL
161 * map to fe800000 to ffffffff, and ff000000 to ff7fffff map to ffffffff.
162 * However, when u-boot comes up, the flash_init needs hard start addresses
586d1d5a
JL
163 * to build its info table. For user convenience, the flash addresses is
164 * fe800000 and ff800000. That way, u-boot knows where the flash is
165 * and the user can download u-boot code from promjet to fef00000, a
166 * more intuitive location than fe700000.
167 *
168 * Note that, on switching the boot location, fef00000 becomes fff00000.
5c9efb36 169 */
6d0f6bcf
JCPV
170#define CONFIG_SYS_FLASH_BASE 0xfe800000 /* start of FLASH 32M */
171#define CONFIG_SYS_FLASH_BASE2 0xff800000
debb7354 172
6d0f6bcf 173#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
debb7354 174
6d0f6bcf
JCPV
175#define CONFIG_SYS_BR0_PRELIM 0xff001001 /* port size 16bit */
176#define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Boot Flash area*/
debb7354 177
6d0f6bcf
JCPV
178#define CONFIG_SYS_BR1_PRELIM 0xfe001001 /* port size 16bit */
179#define CONFIG_SYS_OR1_PRELIM 0xff006ff7 /* 16MB Alternate Boot Flash area*/
debb7354 180
6d0f6bcf
JCPV
181#define CONFIG_SYS_BR2_PRELIM 0xf8201001 /* port size 16bit */
182#define CONFIG_SYS_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/
debb7354 183
6d0f6bcf
JCPV
184#define CONFIG_SYS_BR3_PRELIM 0xf8100801 /* port size 8bit */
185#define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
debb7354 186
debb7354 187
7608d75f 188#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
53677ef1 189#define PIXIS_BASE 0xf8100000 /* PIXIS registers */
5c9efb36
JL
190#define PIXIS_ID 0x0 /* Board ID at offset 0 */
191#define PIXIS_VER 0x1 /* Board version at offset 1 */
192#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
193#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
194#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
195#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
196#define PIXIS_VCTL 0x10 /* VELA Control Register */
197#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
198#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
199#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
200#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
201#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
202#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
203#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
6d0f6bcf 204#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
debb7354 205
6d0f6bcf
JCPV
206#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
207#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
debb7354 208
6d0f6bcf
JCPV
209#undef CONFIG_SYS_FLASH_CHECKSUM
210#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
211#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
212#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
debb7354 213
00b1883a 214#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
215#define CONFIG_SYS_FLASH_CFI
216#define CONFIG_SYS_FLASH_EMPTY_INFO
debb7354 217
6d0f6bcf
JCPV
218#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
219#define CONFIG_SYS_RAMBOOT
debb7354 220#else
6d0f6bcf 221#undef CONFIG_SYS_RAMBOOT
debb7354
JL
222#endif
223
6d0f6bcf 224#if defined(CONFIG_SYS_RAMBOOT)
fa7db9c3 225#undef CONFIG_SPD_EEPROM
6d0f6bcf 226#define CONFIG_SYS_SDRAM_SIZE 256
debb7354
JL
227#endif
228
229#undef CONFIG_CLOCKS_IN_MHZ
230
231#define CONFIG_L1_INIT_RAM
6d0f6bcf
JCPV
232#define CONFIG_SYS_INIT_RAM_LOCK 1
233#ifndef CONFIG_SYS_INIT_RAM_LOCK
234#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
debb7354 235#else
6d0f6bcf 236#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
debb7354 237#endif
6d0f6bcf 238#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
debb7354 239
6d0f6bcf
JCPV
240#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
241#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
242#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
debb7354 243
6d0f6bcf
JCPV
244#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
245#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
debb7354
JL
246
247/* Serial Port */
248#define CONFIG_CONS_INDEX 1
249#undef CONFIG_SERIAL_SOFTWARE_FIFO
6d0f6bcf
JCPV
250#define CONFIG_SYS_NS16550
251#define CONFIG_SYS_NS16550_SERIAL
252#define CONFIG_SYS_NS16550_REG_SIZE 1
253#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
debb7354 254
6d0f6bcf 255#define CONFIG_SYS_BAUDRATE_TABLE \
debb7354
JL
256 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
257
6d0f6bcf
JCPV
258#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
259#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
debb7354
JL
260
261/* Use the HUSH parser */
6d0f6bcf
JCPV
262#define CONFIG_SYS_HUSH_PARSER
263#ifdef CONFIG_SYS_HUSH_PARSER
264#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
debb7354
JL
265#endif
266
5c9efb36
JL
267/*
268 * Pass open firmware flat tree to kernel
269 */
ea9f7395
JL
270#define CONFIG_OF_LIBFDT 1
271#define CONFIG_OF_BOARD_SETUP 1
272#define CONFIG_OF_STDOUT_VIA_ALIAS 1
debb7354 273
debb7354 274
6d0f6bcf
JCPV
275#define CONFIG_SYS_64BIT_VSPRINTF 1
276#define CONFIG_SYS_64BIT_STRTOUL 1
debb7354 277
586d1d5a
JL
278/*
279 * I2C
280 */
20476726
JL
281#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
282#define CONFIG_HARD_I2C /* I2C with hardware support*/
debb7354 283#undef CONFIG_SOFT_I2C /* I2C bit-banged */
6d0f6bcf
JCPV
284#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
285#define CONFIG_SYS_I2C_SLAVE 0x7F
286#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
287#define CONFIG_SYS_I2C_OFFSET 0x3100
debb7354 288
586d1d5a
JL
289/*
290 * RapidIO MMU
291 */
6d0f6bcf
JCPV
292#define CONFIG_SYS_RIO_MEM_BASE 0xc0000000 /* base address */
293#define CONFIG_SYS_RIO_MEM_PHYS CONFIG_SYS_RIO_MEM_BASE
294#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
debb7354
JL
295
296/*
297 * General PCI
298 * Addresses are mapped 1-1.
299 */
6d0f6bcf
JCPV
300#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
301#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
302#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
303#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
304#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
305#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
debb7354 306
fa7db9c3 307/* PCI view of System Memory */
6d0f6bcf
JCPV
308#define CONFIG_SYS_PCI_MEMORY_BUS 0x00000000
309#define CONFIG_SYS_PCI_MEMORY_PHYS 0x00000000
310#define CONFIG_SYS_PCI_MEMORY_SIZE 0x80000000
fa7db9c3 311
debb7354 312/* For RTL8139 */
bc09cf3c 313#define KSEG1ADDR(x) ({u32 _x=le32_to_cpu(*(u32 *)(x)); (&_x);})
53677ef1 314#define _IO_BASE 0x00000000
debb7354 315
6d0f6bcf
JCPV
316#define CONFIG_SYS_PCI2_MEM_BASE 0xa0000000
317#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
318#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
319#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
320#define CONFIG_SYS_PCI2_IO_PHYS 0xe3000000
321#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
debb7354 322
debb7354
JL
323#if defined(CONFIG_PCI)
324
53677ef1 325#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
debb7354 326
6d0f6bcf 327#undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
debb7354
JL
328
329#define CONFIG_NET_MULTI
53677ef1 330#define CONFIG_PCI_PNP /* do pci plug-and-play */
debb7354
JL
331
332#define CONFIG_RTL8139
333
debb7354
JL
334#undef CONFIG_EEPRO100
335#undef CONFIG_TULIP
336
a81d1c0b
ZW
337/************************************************************
338 * USB support
339 ************************************************************/
53677ef1 340#define CONFIG_PCI_OHCI 1
a81d1c0b 341#define CONFIG_USB_OHCI_NEW 1
53677ef1 342#define CONFIG_USB_KEYBOARD 1
6d0f6bcf
JCPV
343#define CONFIG_SYS_DEVICE_DEREGISTER
344#define CONFIG_SYS_USB_EVENT_POLL 1
345#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
346#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
347#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
a81d1c0b 348
debb7354
JL
349#if !defined(CONFIG_PCI_PNP)
350 #define PCI_ENET0_IOADDR 0xe0000000
351 #define PCI_ENET0_MEMADDR 0xe0000000
53677ef1 352 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
debb7354
JL
353#endif
354
0f460a1e 355/*PCIE video card used*/
6d0f6bcf 356#define VIDEO_IO_OFFSET CONFIG_SYS_PCI2_IO_PHYS
0f460a1e
JJ
357
358/*PCI video card used*/
6d0f6bcf 359/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_PHYS*/
0f460a1e
JJ
360
361/* video */
362#define CONFIG_VIDEO
363
364#if defined(CONFIG_VIDEO)
365#define CONFIG_BIOSEMU
366#define CONFIG_CFB_CONSOLE
367#define CONFIG_VIDEO_SW_CURSOR
368#define CONFIG_VGA_AS_SINGLE_DEVICE
369#define CONFIG_ATI_RADEON_FB
370#define CONFIG_VIDEO_LOGO
371/*#define CONFIG_CONSOLE_CURSOR*/
6d0f6bcf 372#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCI2_IO_PHYS
0f460a1e
JJ
373#endif
374
debb7354 375#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
debb7354 376
dabf9ef8
JZ
377#define CONFIG_DOS_PARTITION
378#define CONFIG_SCSI_AHCI
379
380#ifdef CONFIG_SCSI_AHCI
381#define CONFIG_SATA_ULI5288
6d0f6bcf
JCPV
382#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
383#define CONFIG_SYS_SCSI_MAX_LUN 1
384#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
385#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
dabf9ef8
JZ
386#endif
387
0f460a1e
JJ
388#define CONFIG_MPC86XX_PCI2
389
debb7354
JL
390#endif /* CONFIG_PCI */
391
debb7354
JL
392#if defined(CONFIG_TSEC_ENET)
393
394#ifndef CONFIG_NET_MULTI
53677ef1 395#define CONFIG_NET_MULTI 1
debb7354
JL
396#endif
397
398#define CONFIG_MII 1 /* MII PHY management */
399
53677ef1
WD
400#define CONFIG_TSEC1 1
401#define CONFIG_TSEC1_NAME "eTSEC1"
402#define CONFIG_TSEC2 1
403#define CONFIG_TSEC2_NAME "eTSEC2"
404#define CONFIG_TSEC3 1
405#define CONFIG_TSEC3_NAME "eTSEC3"
406#define CONFIG_TSEC4 1
407#define CONFIG_TSEC4_NAME "eTSEC4"
debb7354 408
debb7354
JL
409#define TSEC1_PHY_ADDR 0
410#define TSEC2_PHY_ADDR 1
411#define TSEC3_PHY_ADDR 2
412#define TSEC4_PHY_ADDR 3
413#define TSEC1_PHYIDX 0
414#define TSEC2_PHYIDX 0
415#define TSEC3_PHYIDX 0
416#define TSEC4_PHYIDX 0
3a79013e
AF
417#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
418#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
419#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
420#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
debb7354
JL
421
422#define CONFIG_ETHPRIME "eTSEC1"
423
424#endif /* CONFIG_TSEC_ENET */
425
586d1d5a 426/*
53677ef1
WD
427 * BAT0 2G Cacheable, non-guarded
428 * 0x0000_0000 2G DDR
debb7354 429 */
6d0f6bcf
JCPV
430#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
431#define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP)
432#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE )
433#define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U
debb7354 434
586d1d5a 435/*
53677ef1
WD
436 * BAT1 1G Cache-inhibited, guarded
437 * 0x8000_0000 512M PCI-Express 1 Memory
438 * 0xa000_0000 512M PCI-Express 2 Memory
586d1d5a 439 * Changed it for operating from 0xd0000000
debb7354 440 */
6d0f6bcf 441#define CONFIG_SYS_DBAT1L ( CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW \
5c9efb36 442 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
6d0f6bcf
JCPV
443#define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCI1_MEM_PHYS | BATU_BL_1G | BATU_VS | BATU_VP)
444#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
445#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
debb7354 446
586d1d5a 447/*
53677ef1
WD
448 * BAT2 512M Cache-inhibited, guarded
449 * 0xc000_0000 512M RapidIO Memory
debb7354 450 */
6d0f6bcf 451#define CONFIG_SYS_DBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW \
5c9efb36 452 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
6d0f6bcf
JCPV
453#define CONFIG_SYS_DBAT2U (CONFIG_SYS_RIO_MEM_PHYS | BATU_BL_512M | BATU_VS | BATU_VP)
454#define CONFIG_SYS_IBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
455#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
debb7354 456
586d1d5a 457/*
53677ef1
WD
458 * BAT3 4M Cache-inhibited, guarded
459 * 0xf800_0000 4M CCSR
debb7354 460 */
6d0f6bcf 461#define CONFIG_SYS_DBAT3L ( CONFIG_SYS_CCSRBAR | BATL_PP_RW \
5c9efb36 462 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
6d0f6bcf
JCPV
463#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP)
464#define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
465#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
debb7354 466
586d1d5a 467/*
53677ef1
WD
468 * BAT4 32M Cache-inhibited, guarded
469 * 0xe200_0000 16M PCI-Express 1 I/O
470 * 0xe300_0000 16M PCI-Express 2 I/0
586d1d5a 471 * Note that this is at 0xe0000000
debb7354 472 */
6d0f6bcf 473#define CONFIG_SYS_DBAT4L ( CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW \
5c9efb36 474 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
6d0f6bcf
JCPV
475#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCI1_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
476#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
477#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
debb7354 478
586d1d5a 479/*
53677ef1
WD
480 * BAT5 128K Cacheable, non-guarded
481 * 0xe401_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
debb7354 482 */
6d0f6bcf
JCPV
483#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
484#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
485#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
486#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
debb7354 487
586d1d5a 488/*
53677ef1
WD
489 * BAT6 32M Cache-inhibited, guarded
490 * 0xfe00_0000 32M FLASH
debb7354 491 */
6d0f6bcf 492#define CONFIG_SYS_DBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW \
5c9efb36 493 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
6d0f6bcf
JCPV
494#define CONFIG_SYS_DBAT6U ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP)
495#define CONFIG_SYS_IBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE)
496#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
debb7354 497
6d0f6bcf
JCPV
498#define CONFIG_SYS_DBAT7L 0x00000000
499#define CONFIG_SYS_DBAT7U 0x00000000
500#define CONFIG_SYS_IBAT7L 0x00000000
501#define CONFIG_SYS_IBAT7U 0x00000000
debb7354 502
debb7354
JL
503/*
504 * Environment
505 */
6d0f6bcf 506#ifndef CONFIG_SYS_RAMBOOT
5a1aceb0 507 #define CONFIG_ENV_IS_IN_FLASH 1
6d0f6bcf 508 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x60000)
0e8d1586
JCPV
509 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
510 #define CONFIG_ENV_SIZE 0x2000
5c9efb36 511#else
93f6d725 512 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
6d0f6bcf 513 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
0e8d1586 514 #define CONFIG_ENV_SIZE 0x2000
5c9efb36 515#endif
debb7354
JL
516
517#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 518#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
debb7354 519
2f9c19e4 520
659e2f67
JL
521/*
522 * BOOTP options
523 */
524#define CONFIG_BOOTP_BOOTFILESIZE
525#define CONFIG_BOOTP_BOOTPATH
526#define CONFIG_BOOTP_GATEWAY
527#define CONFIG_BOOTP_HOSTNAME
528
529
2f9c19e4
JL
530/*
531 * Command line configuration.
532 */
533#include <config_cmd_default.h>
534
535#define CONFIG_CMD_PING
536#define CONFIG_CMD_I2C
4f93f8b1 537#define CONFIG_CMD_REGINFO
2f9c19e4 538
6d0f6bcf 539#if defined(CONFIG_SYS_RAMBOOT)
2f9c19e4
JL
540 #undef CONFIG_CMD_ENV
541#endif
542
543#if defined(CONFIG_PCI)
544 #define CONFIG_CMD_PCI
545 #define CONFIG_CMD_SCSI
546 #define CONFIG_CMD_EXT2
bbf4796f 547 #define CONFIG_CMD_USB
debb7354
JL
548#endif
549
debb7354
JL
550
551#undef CONFIG_WATCHDOG /* watchdog disabled */
552
553/*
554 * Miscellaneous configurable options
555 */
6d0f6bcf 556#define CONFIG_SYS_LONGHELP /* undef to save memory */
53677ef1 557#define CONFIG_CMDLINE_EDITING /* Command-line editing */
6d0f6bcf
JCPV
558#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
559#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
debb7354 560
2f9c19e4 561#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 562 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
debb7354 563#else
6d0f6bcf 564 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
debb7354
JL
565#endif
566
6d0f6bcf
JCPV
567#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
568#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
569#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
570#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
debb7354
JL
571
572/*
573 * For booting Linux, the board info and command line data
574 * have to be in the first 8 MB of memory, since this is
575 * the maximum mapped by the Linux kernel during initialization.
576 */
6d0f6bcf 577#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
debb7354 578
debb7354
JL
579/*
580 * Internal Definitions
581 *
582 * Boot Flags
583 */
584#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
585#define BOOTFLAG_WARM 0x02 /* Software reboot */
586
2f9c19e4
JL
587#if defined(CONFIG_CMD_KGDB)
588 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
589 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
debb7354
JL
590#endif
591
debb7354
JL
592/*
593 * Environment Configuration
594 */
595
596/* The mac addresses for all ethernet interface */
597#if defined(CONFIG_TSEC_ENET)
53677ef1 598#define CONFIG_ETHADDR 00:E0:0C:00:00:01
debb7354
JL
599#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
600#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
601#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
602#endif
603
10327dc5 604#define CONFIG_HAS_ETH0 1
5c9efb36
JL
605#define CONFIG_HAS_ETH1 1
606#define CONFIG_HAS_ETH2 1
607#define CONFIG_HAS_ETH3 1
debb7354 608
18b6c8cd 609#define CONFIG_IPADDR 192.168.1.100
debb7354
JL
610
611#define CONFIG_HOSTNAME unknown
612#define CONFIG_ROOTPATH /opt/nfsroot
613#define CONFIG_BOOTFILE uImage
32922cdc 614#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
debb7354 615
5c9efb36 616#define CONFIG_SERVERIP 192.168.1.1
18b6c8cd 617#define CONFIG_GATEWAYIP 192.168.1.1
5c9efb36 618#define CONFIG_NETMASK 255.255.255.0
debb7354 619
5c9efb36
JL
620/* default location for tftp and bootm */
621#define CONFIG_LOADADDR 1000000
debb7354
JL
622
623#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
53677ef1 624#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
debb7354
JL
625
626#define CONFIG_BAUDRATE 115200
627
53677ef1
WD
628#define CONFIG_EXTRA_ENV_SETTINGS \
629 "netdev=eth0\0" \
630 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
631 "tftpflash=tftpboot $loadaddr $uboot; " \
632 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
633 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
634 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
635 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
636 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
637 "consoledev=ttyS0\0" \
638 "ramdiskaddr=2000000\0" \
639 "ramdiskfile=your.ramdisk.u-boot\0" \
640 "fdtaddr=c00000\0" \
641 "fdtfile=mpc8641_hpcn.dtb\0" \
642 "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
643 "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
644 "maxcpus=2"
645
646
647#define CONFIG_NFSBOOTCOMMAND \
648 "setenv bootargs root=/dev/nfs rw " \
649 "nfsroot=$serverip:$rootpath " \
650 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
651 "console=$consoledev,$baudrate $othbootargs;" \
652 "tftp $loadaddr $bootfile;" \
653 "tftp $fdtaddr $fdtfile;" \
654 "bootm $loadaddr - $fdtaddr"
655
656#define CONFIG_RAMBOOTCOMMAND \
657 "setenv bootargs root=/dev/ram rw " \
658 "console=$consoledev,$baudrate $othbootargs;" \
659 "tftp $ramdiskaddr $ramdiskfile;" \
660 "tftp $loadaddr $bootfile;" \
661 "tftp $fdtaddr $fdtfile;" \
662 "bootm $loadaddr $ramdiskaddr $fdtaddr"
debb7354
JL
663
664#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
665
666#endif /* __CONFIG_H */