]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/PIP405.h
Add GPL-2.0+ SPDX-License-Identifier to source files
[people/ms/u-boot.git] / include / configs / PIP405.h
CommitLineData
c609719b
WD
1/*
2 * (C) Copyright 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
1a459660 5 * SPDX-License-Identifier: GPL-2.0+
c609719b
WD
6 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/***********************************************************
16 * High Level Configuration Options
17 * (easy to change)
18 ***********************************************************/
19#define CONFIG_405GP 1 /* This is a PPC405 CPU */
20#define CONFIG_4xx 1 /* ...member of PPC4xx family */
21#define CONFIG_PIP405 1 /* ...on a PIP405 board */
2ae18241
WD
22
23#define CONFIG_SYS_TEXT_BASE 0xFFF80000
24
c609719b
WD
25/***********************************************************
26 * Clock
27 ***********************************************************/
28#define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
29
acf02697 30
a1aa0bb5
JL
31/*
32 * BOOTP options
33 */
34#define CONFIG_BOOTP_BOOTFILESIZE
35#define CONFIG_BOOTP_BOOTPATH
36#define CONFIG_BOOTP_GATEWAY
37#define CONFIG_BOOTP_HOSTNAME
38
39
acf02697
JL
40/*
41 * Command line configuration.
42 */
43#include <config_cmd_default.h>
44
45#define CONFIG_CMD_IDE
46#define CONFIG_CMD_DHCP
47#define CONFIG_CMD_PCI
48#define CONFIG_CMD_CACHE
49#define CONFIG_CMD_IRQ
50#define CONFIG_CMD_EEPROM
51#define CONFIG_CMD_I2C
52#define CONFIG_CMD_REGINFO
53#define CONFIG_CMD_FDC
54#define CONFIG_CMD_SCSI
55#define CONFIG_CMD_FAT
56#define CONFIG_CMD_DATE
57#define CONFIG_CMD_ELF
58#define CONFIG_CMD_USB
59#define CONFIG_CMD_MII
60#define CONFIG_CMD_SDRAM
acf02697
JL
61#define CONFIG_CMD_PING
62#define CONFIG_CMD_SAVES
63#define CONFIG_CMD_BSP
64
6d0f6bcf 65#define CONFIG_SYS_HUSH_PARSER
c609719b
WD
66/**************************************************************
67 * I2C Stuff:
68 * the PIP405 is equiped with an Atmel 24C128/256 EEPROM at address
69 * 0x53.
70 * Caution: on the same bus is the SPD (Serial Presens Detect
71 * EEPROM of the SDRAM
72 * The Atmel EEPROM uses 16Bit addressing.
73 ***************************************************************/
74#define CONFIG_HARD_I2C /* I2c with hardware support */
d0b0dcaa 75#define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
6d0f6bcf
JCPV
76#define CONFIG_SYS_I2C_SPEED 50000 /* I2C speed and slave address */
77#define CONFIG_SYS_I2C_SLAVE 0x7F
c609719b 78
6d0f6bcf
JCPV
79#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
80#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
bb1f8b4f 81#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
0e8d1586
JCPV
82#define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
83#define CONFIG_ENV_SIZE 0x800 /* 2 kBytes may be used for env vars */
c609719b 84
6d0f6bcf
JCPV
85#undef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
86#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel 24C128/256 has */
c609719b
WD
87 /* 64 byte page write mode using*/
88 /* last 6 bits of the address */
6d0f6bcf 89#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
c609719b
WD
90
91
92/***************************************************************
93 * Definitions for Serial Presence Detect EEPROM address
94 * (to get SDRAM settings)
95 ***************************************************************/
96#define SPD_EEPROM_ADDRESS 0x50
97
c837dcb1 98#define CONFIG_BOARD_EARLY_INIT_F
21be309b
DM
99#define CONFIG_BOARD_EARLY_INIT_R
100
c609719b
WD
101/**************************************************************
102 * Environment definitions
103 **************************************************************/
104#define CONFIG_BAUDRATE 9600 /* STD Baudrate */
105
106
107#define CONFIG_BOOTDELAY 5
108/* autoboot (do NOT change this set environment variable "bootdelay" to -1 instead) */
2afbe4ed 109/* #define CONFIG_BOOT_RETRY_TIME -10 /XXX* feature is available but not enabled */
53677ef1 110#define CONFIG_ZERO_BOOTDELAY_CHECK /* check console even if bootdelay = 0 */
c609719b
WD
111
112
3e38691e 113#define CONFIG_BOOTCOMMAND "diskboot 400000 0:1; bootm" /* autoboot command */
c609719b
WD
114#define CONFIG_BOOTARGS "console=ttyS0,9600 root=/dev/hda5" /* boot arguments */
115
116#define CONFIG_IPADDR 10.0.0.100
117#define CONFIG_SERVERIP 10.0.0.1
118#define CONFIG_PREBOOT
119/***************************************************************
120 * defines if the console is stored in the environment
121 ***************************************************************/
6d0f6bcf 122#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* stdin, stdout and stderr are in evironment */
c609719b
WD
123/***************************************************************
124 * defines if an overwrite_console function exists
125 *************************************************************/
6d0f6bcf
JCPV
126#define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
127#define CONFIG_SYS_CONSOLE_INFO_QUIET
c609719b
WD
128/***************************************************************
129 * defines if the overwrite_console should be stored in the
130 * environment
131 **************************************************************/
6d0f6bcf 132#undef CONFIG_SYS_CONSOLE_ENV_OVERWRITE
c609719b
WD
133
134/**************************************************************
135 * loads config
136 *************************************************************/
137#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 138#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
c609719b 139
7205e407 140#define CONFIG_MISC_INIT_R
c609719b
WD
141/***********************************************************
142 * Miscellaneous configurable options
143 **********************************************************/
6d0f6bcf
JCPV
144#define CONFIG_SYS_LONGHELP /* undef to save memory */
145#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
acf02697 146#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 147#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
c609719b 148#else
6d0f6bcf 149#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
c609719b 150#endif
6d0f6bcf
JCPV
151#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
152#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
153#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
c609719b 154
6d0f6bcf
JCPV
155#define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
156#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 1 ... 12 MB in DRAM */
c609719b 157
550650dd
SR
158#define CONFIG_CONS_INDEX 1 /* Use UART0 */
159#define CONFIG_SYS_NS16550
160#define CONFIG_SYS_NS16550_SERIAL
161#define CONFIG_SYS_NS16550_REG_SIZE 1
162#define CONFIG_SYS_NS16550_CLK get_serial_clock()
163
6d0f6bcf
JCPV
164#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
165#define CONFIG_SYS_BASE_BAUD 691200
c609719b
WD
166
167/* The following table includes the supported baudrates */
6d0f6bcf 168#define CONFIG_SYS_BAUDRATE_TABLE \
c609719b
WD
169 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
170 57600, 115200, 230400, 460800, 921600 }
171
6d0f6bcf
JCPV
172#define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
173#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
c609719b 174
6d0f6bcf 175#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
c609719b
WD
176
177/*-----------------------------------------------------------------------
178 * PCI stuff
179 *-----------------------------------------------------------------------
180 */
181#define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
182#define PCI_HOST_FORCE 1 /* configure as pci host */
183#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
184
185#define CONFIG_PCI /* include pci support */
842033e6 186#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
c609719b
WD
187#define CONFIG_PCI_HOST PCI_HOST_FORCE /* configure as pci-host */
188#define CONFIG_PCI_PNP /* pci plug-and-play */
189 /* resource configuration */
6d0f6bcf
JCPV
190#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
191#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
192#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
193#define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
194#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
195#define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
196#define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
197#define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
c609719b
WD
198
199/*-----------------------------------------------------------------------
200 * Start addresses for the final memory configuration
201 * (Set up by the startup code)
6d0f6bcf 202 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
c609719b 203 */
6d0f6bcf
JCPV
204#define CONFIG_SYS_SDRAM_BASE 0x00000000
205#define CONFIG_SYS_FLASH_BASE 0xFFF80000
206#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
207#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
208#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserve 1024 kB for malloc() */
c609719b
WD
209
210/*
211 * For booting Linux, the board info and command line data
212 * have to be in the first 8 MB of memory, since this is
213 * the maximum mapped by the Linux kernel during initialization.
214 */
6d0f6bcf 215#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
c609719b
WD
216/*-----------------------------------------------------------------------
217 * FLASH organization
218 */
21be309b
DM
219#define CONFIG_SYS_UPDATE_FLASH_SIZE
220#define CONFIG_SYS_FLASH_PROTECTION
221#define CONFIG_SYS_FLASH_EMPTY_INFO
222
223#define CONFIG_SYS_FLASH_CFI
224#define CONFIG_FLASH_CFI_DRIVER
225
226#define CONFIG_FLASH_SHOW_PROGRESS 45
c609719b 227
21be309b
DM
228#define CONFIG_SYS_MAX_FLASH_BANKS 1
229#define CONFIG_SYS_MAX_FLASH_SECT 256
c609719b 230
c609719b
WD
231/*
232 * Init Memory Controller:
233 */
7205e407
WD
234#define FLASH_MAX_SIZE 0x00800000 /* 8MByte max */
235#define FLASH_BASE_PRELIM 0xFF800000 /* open the flash CS */
236/* Size: 0=1MB, 1=2MB, 2=4MB, 3=8MB, 4=16MB, 5=32MB, 6=64MB, 7=128MB */
237#define FLASH_SIZE_PRELIM 3 /* maximal flash FLASH size bank #0 */
c609719b 238
c837dcb1 239#define CONFIG_BOARD_EARLY_INIT_F
c609719b
WD
240
241/* Configuration Port location */
242#define CONFIG_PORT_ADDR 0xF4000000
243#define MULTI_PURPOSE_SOCKET_ADDR 0xF8000000
244
245
c609719b
WD
246/*-----------------------------------------------------------------------
247 * Definitions for initial stack pointer and data area (in On Chip SRAM)
248 */
6d0f6bcf
JCPV
249#define CONFIG_SYS_TEMP_STACK_OCM 1
250#define CONFIG_SYS_OCM_DATA_ADDR 0xF0000000
251#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
252#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of On Chip SRAM */
553f0982 253#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of On Chip SRAM */
25ddd1fb 254#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 255#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
c609719b 256
c609719b
WD
257/***********************************************************************
258 * External peripheral base address
259 ***********************************************************************/
6d0f6bcf 260#define CONFIG_SYS_ISA_IO_BASE_ADDRESS 0xE8000000
c609719b
WD
261
262/***********************************************************************
263 * Last Stage Init
264 ***********************************************************************/
265#define CONFIG_LAST_STAGE_INIT
266/************************************************************
267 * Ethernet Stuff
268 ***********************************************************/
96e21f86 269#define CONFIG_PPC4xx_EMAC
c609719b
WD
270#define CONFIG_MII 1 /* MII PHY management */
271#define CONFIG_PHY_ADDR 1 /* PHY address */
c609719b
WD
272/************************************************************
273 * RTC
274 ***********************************************************/
275#define CONFIG_RTC_MC146818
276#undef CONFIG_WATCHDOG /* watchdog disabled */
277
278/************************************************************
279 * IDE/ATA stuff
280 ************************************************************/
6d0f6bcf
JCPV
281#define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */
282#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
c609719b 283
6d0f6bcf
JCPV
284#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_ISA_IO_BASE_ADDRESS /* base address */
285#define CONFIG_SYS_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
286#define CONFIG_SYS_ATA_IDE1_OFFSET 0x0170 /* ide1 offset */
287#define CONFIG_SYS_ATA_DATA_OFFSET 0 /* data reg offset */
288#define CONFIG_SYS_ATA_REG_OFFSET 0 /* reg offset */
289#define CONFIG_SYS_ATA_ALT_OFFSET 0x200 /* alternate register offset */
c609719b
WD
290
291#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
292#undef CONFIG_IDE_LED /* no led for ide supported */
293#define CONFIG_IDE_RESET /* reset for ide supported... */
294#define CONFIG_IDE_RESET_ROUTINE /* with a special reset function */
7205e407 295#define CONFIG_SUPPORT_VFAT
c609719b
WD
296
297/************************************************************
298 * ATAPI support (experimental)
299 ************************************************************/
300#define CONFIG_ATAPI /* enable ATAPI Support */
301
302/************************************************************
303 * SCSI support (experimental) only SYM53C8xx supported
304 ************************************************************/
305#define CONFIG_SCSI_SYM53C8XX
6d0f6bcf
JCPV
306#define CONFIG_SYS_SCSI_MAX_LUN 8 /* number of supported LUNs */
307#define CONFIG_SYS_SCSI_MAX_SCSI_ID 7 /* maximum SCSI ID (0..6) */
308#define CONFIG_SYS_SCSI_MAX_DEVICE CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN /* maximum Target devices */
309#define CONFIG_SYS_SCSI_SPIN_UP_TIME 2
c609719b
WD
310
311/************************************************************
312 * Disk-On-Chip configuration
313 ************************************************************/
6d0f6bcf
JCPV
314#define CONFIG_SYS_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
315#define CONFIG_SYS_DOC_SHORT_TIMEOUT
316#define CONFIG_SYS_DOC_SUPPORT_2000
317#define CONFIG_SYS_DOC_SUPPORT_MILLENNIUM
c609719b
WD
318
319/************************************************************
320 * DISK Partition support
321 ************************************************************/
322#define CONFIG_DOS_PARTITION
323#define CONFIG_MAC_PARTITION
324#define CONFIG_ISO_PARTITION /* Experimental */
325
326/************************************************************
327 * Keyboard support
328 ************************************************************/
329#define CONFIG_ISA_KEYBOARD
330
331/************************************************************
332 * Video support
333 ************************************************************/
334#define CONFIG_VIDEO /*To enable video controller support */
335#define CONFIG_VIDEO_CT69000
336#define CONFIG_CFB_CONSOLE
337#define CONFIG_VIDEO_LOGO
338#define CONFIG_CONSOLE_EXTRA_INFO
339#define CONFIG_VGA_AS_SINGLE_DEVICE
340#define CONFIG_VIDEO_SW_CURSOR
341#define CONFIG_VIDEO_ONBOARD /* Video controller is on-board */
342
343/************************************************************
344 * USB support
345 ************************************************************/
346#define CONFIG_USB_UHCI
347#define CONFIG_USB_KEYBOARD
348#define CONFIG_USB_STORAGE
349
350/* Enable needed helper functions */
52cb4d4f 351#define CONFIG_SYS_STDIO_DEREGISTER /* needs stdio_deregister */
c609719b
WD
352
353/************************************************************
354 * Debug support
355 ************************************************************/
acf02697 356#if defined(CONFIG_CMD_KGDB)
c609719b
WD
357#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
358#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
359#endif
360
a2663ea4
WD
361/************************************************************
362 * support BZIP2 compression
363 ************************************************************/
364#define CONFIG_BZIP2 1
365
c609719b
WD
366/************************************************************
367 * Ident
368 ************************************************************/
369#define VERSION_TAG "released"
f3e0de60
WD
370#define CONFIG_ISO_STRING "MEV-10066-001"
371#define CONFIG_IDENT_STRING "\n(c) 2002 by MPL AG Switzerland, " CONFIG_ISO_STRING " " VERSION_TAG
c609719b
WD
372
373
374#endif /* __CONFIG_H */