]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/PIP405.h
armv8: LS1046ARDB: Add QSPI Secure Boot target
[people/ms/u-boot.git] / include / configs / PIP405.h
CommitLineData
c609719b
WD
1/*
2 * (C) Copyright 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
3765b3e7 5 * SPDX-License-Identifier: GPL-2.0+
c609719b
WD
6 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/***********************************************************
16 * High Level Configuration Options
17 * (easy to change)
18 ***********************************************************/
19#define CONFIG_405GP 1 /* This is a PPC405 CPU */
c609719b 20#define CONFIG_PIP405 1 /* ...on a PIP405 board */
2ae18241
WD
21
22#define CONFIG_SYS_TEXT_BASE 0xFFF80000
23
c609719b
WD
24/***********************************************************
25 * Clock
26 ***********************************************************/
27#define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
28
a1aa0bb5
JL
29/*
30 * BOOTP options
31 */
32#define CONFIG_BOOTP_BOOTFILESIZE
33#define CONFIG_BOOTP_BOOTPATH
34#define CONFIG_BOOTP_GATEWAY
35#define CONFIG_BOOTP_HOSTNAME
36
acf02697
JL
37/*
38 * Command line configuration.
39 */
acf02697 40#define CONFIG_CMD_IDE
acf02697 41#define CONFIG_CMD_PCI
acf02697
JL
42#define CONFIG_CMD_IRQ
43#define CONFIG_CMD_EEPROM
acf02697
JL
44#define CONFIG_CMD_REGINFO
45#define CONFIG_CMD_FDC
c649e3c9 46#define CONFIG_SCSI
acf02697 47#define CONFIG_CMD_DATE
acf02697 48#define CONFIG_CMD_SDRAM
acf02697
JL
49#define CONFIG_CMD_SAVES
50#define CONFIG_CMD_BSP
51
c609719b
WD
52/**************************************************************
53 * I2C Stuff:
54 * the PIP405 is equiped with an Atmel 24C128/256 EEPROM at address
55 * 0x53.
56 * Caution: on the same bus is the SPD (Serial Presens Detect
57 * EEPROM of the SDRAM
58 * The Atmel EEPROM uses 16Bit addressing.
59 ***************************************************************/
880540de
DE
60#define CONFIG_SYS_I2C
61#define CONFIG_SYS_I2C_PPC4XX
62#define CONFIG_SYS_I2C_PPC4XX_CH0
63#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 50000
64#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
c609719b 65
6d0f6bcf
JCPV
66#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
67#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
bb1f8b4f 68#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
0e8d1586
JCPV
69#define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
70#define CONFIG_ENV_SIZE 0x800 /* 2 kBytes may be used for env vars */
c609719b 71
6d0f6bcf
JCPV
72#undef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
73#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel 24C128/256 has */
c609719b
WD
74 /* 64 byte page write mode using*/
75 /* last 6 bits of the address */
6d0f6bcf 76#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
c609719b 77
c609719b
WD
78/***************************************************************
79 * Definitions for Serial Presence Detect EEPROM address
80 * (to get SDRAM settings)
81 ***************************************************************/
82#define SPD_EEPROM_ADDRESS 0x50
83
21be309b
DM
84#define CONFIG_BOARD_EARLY_INIT_R
85
c609719b
WD
86/**************************************************************
87 * Environment definitions
88 **************************************************************/
c609719b 89
c609719b 90/* autoboot (do NOT change this set environment variable "bootdelay" to -1 instead) */
2afbe4ed 91/* #define CONFIG_BOOT_RETRY_TIME -10 /XXX* feature is available but not enabled */
c609719b 92
3e38691e 93#define CONFIG_BOOTCOMMAND "diskboot 400000 0:1; bootm" /* autoboot command */
c609719b
WD
94#define CONFIG_BOOTARGS "console=ttyS0,9600 root=/dev/hda5" /* boot arguments */
95
96#define CONFIG_IPADDR 10.0.0.100
97#define CONFIG_SERVERIP 10.0.0.1
98#define CONFIG_PREBOOT
c609719b
WD
99/***************************************************************
100 * defines if an overwrite_console function exists
101 *************************************************************/
c609719b
WD
102/***************************************************************
103 * defines if the overwrite_console should be stored in the
104 * environment
105 **************************************************************/
c609719b
WD
106
107/**************************************************************
108 * loads config
109 *************************************************************/
110#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 111#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
c609719b 112
7205e407 113#define CONFIG_MISC_INIT_R
c609719b
WD
114/***********************************************************
115 * Miscellaneous configurable options
116 **********************************************************/
6d0f6bcf 117#define CONFIG_SYS_LONGHELP /* undef to save memory */
acf02697 118#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 119#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
c609719b 120#else
6d0f6bcf 121#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
c609719b 122#endif
6d0f6bcf
JCPV
123#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
124#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
125#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
c609719b 126
6d0f6bcf
JCPV
127#define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
128#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 1 ... 12 MB in DRAM */
c609719b 129
550650dd 130#define CONFIG_CONS_INDEX 1 /* Use UART0 */
550650dd
SR
131#define CONFIG_SYS_NS16550_SERIAL
132#define CONFIG_SYS_NS16550_REG_SIZE 1
133#define CONFIG_SYS_NS16550_CLK get_serial_clock()
134
6d0f6bcf
JCPV
135#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
136#define CONFIG_SYS_BASE_BAUD 691200
c609719b
WD
137
138/* The following table includes the supported baudrates */
6d0f6bcf 139#define CONFIG_SYS_BAUDRATE_TABLE \
c609719b
WD
140 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
141 57600, 115200, 230400, 460800, 921600 }
142
6d0f6bcf
JCPV
143#define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
144#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
c609719b 145
c609719b
WD
146/*-----------------------------------------------------------------------
147 * PCI stuff
148 *-----------------------------------------------------------------------
149 */
150#define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
151#define PCI_HOST_FORCE 1 /* configure as pci host */
152#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
153
842033e6 154#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
c609719b 155#define CONFIG_PCI_HOST PCI_HOST_FORCE /* configure as pci-host */
c609719b 156 /* resource configuration */
6d0f6bcf
JCPV
157#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
158#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
159#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
160#define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
161#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
162#define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
163#define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
164#define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
c609719b
WD
165
166/*-----------------------------------------------------------------------
167 * Start addresses for the final memory configuration
168 * (Set up by the startup code)
6d0f6bcf 169 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
c609719b 170 */
6d0f6bcf
JCPV
171#define CONFIG_SYS_SDRAM_BASE 0x00000000
172#define CONFIG_SYS_FLASH_BASE 0xFFF80000
173#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
174#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
175#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserve 1024 kB for malloc() */
c609719b
WD
176
177/*
178 * For booting Linux, the board info and command line data
179 * have to be in the first 8 MB of memory, since this is
180 * the maximum mapped by the Linux kernel during initialization.
181 */
6d0f6bcf 182#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
c609719b
WD
183/*-----------------------------------------------------------------------
184 * FLASH organization
185 */
21be309b
DM
186#define CONFIG_SYS_UPDATE_FLASH_SIZE
187#define CONFIG_SYS_FLASH_PROTECTION
188#define CONFIG_SYS_FLASH_EMPTY_INFO
189
190#define CONFIG_SYS_FLASH_CFI
191#define CONFIG_FLASH_CFI_DRIVER
192
193#define CONFIG_FLASH_SHOW_PROGRESS 45
c609719b 194
21be309b
DM
195#define CONFIG_SYS_MAX_FLASH_BANKS 1
196#define CONFIG_SYS_MAX_FLASH_SECT 256
c609719b 197
c609719b
WD
198/*
199 * Init Memory Controller:
200 */
7205e407
WD
201#define FLASH_MAX_SIZE 0x00800000 /* 8MByte max */
202#define FLASH_BASE_PRELIM 0xFF800000 /* open the flash CS */
203/* Size: 0=1MB, 1=2MB, 2=4MB, 3=8MB, 4=16MB, 5=32MB, 6=64MB, 7=128MB */
204#define FLASH_SIZE_PRELIM 3 /* maximal flash FLASH size bank #0 */
c609719b 205
c609719b
WD
206/* Configuration Port location */
207#define CONFIG_PORT_ADDR 0xF4000000
208#define MULTI_PURPOSE_SOCKET_ADDR 0xF8000000
209
c609719b
WD
210/*-----------------------------------------------------------------------
211 * Definitions for initial stack pointer and data area (in On Chip SRAM)
212 */
6d0f6bcf
JCPV
213#define CONFIG_SYS_TEMP_STACK_OCM 1
214#define CONFIG_SYS_OCM_DATA_ADDR 0xF0000000
215#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
216#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of On Chip SRAM */
553f0982 217#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of On Chip SRAM */
25ddd1fb 218#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 219#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
c609719b 220
c609719b
WD
221/***********************************************************************
222 * External peripheral base address
223 ***********************************************************************/
6d0f6bcf 224#define CONFIG_SYS_ISA_IO_BASE_ADDRESS 0xE8000000
c609719b
WD
225
226/***********************************************************************
227 * Last Stage Init
228 ***********************************************************************/
229#define CONFIG_LAST_STAGE_INIT
230/************************************************************
231 * Ethernet Stuff
232 ***********************************************************/
96e21f86 233#define CONFIG_PPC4xx_EMAC
c609719b
WD
234#define CONFIG_MII 1 /* MII PHY management */
235#define CONFIG_PHY_ADDR 1 /* PHY address */
c609719b
WD
236/************************************************************
237 * RTC
238 ***********************************************************/
239#define CONFIG_RTC_MC146818
240#undef CONFIG_WATCHDOG /* watchdog disabled */
241
242/************************************************************
243 * IDE/ATA stuff
244 ************************************************************/
6d0f6bcf
JCPV
245#define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */
246#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
c609719b 247
6d0f6bcf
JCPV
248#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_ISA_IO_BASE_ADDRESS /* base address */
249#define CONFIG_SYS_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
250#define CONFIG_SYS_ATA_IDE1_OFFSET 0x0170 /* ide1 offset */
251#define CONFIG_SYS_ATA_DATA_OFFSET 0 /* data reg offset */
252#define CONFIG_SYS_ATA_REG_OFFSET 0 /* reg offset */
253#define CONFIG_SYS_ATA_ALT_OFFSET 0x200 /* alternate register offset */
c609719b
WD
254
255#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
256#undef CONFIG_IDE_LED /* no led for ide supported */
257#define CONFIG_IDE_RESET /* reset for ide supported... */
258#define CONFIG_IDE_RESET_ROUTINE /* with a special reset function */
7205e407 259#define CONFIG_SUPPORT_VFAT
c609719b
WD
260
261/************************************************************
262 * ATAPI support (experimental)
263 ************************************************************/
264#define CONFIG_ATAPI /* enable ATAPI Support */
265
266/************************************************************
267 * SCSI support (experimental) only SYM53C8xx supported
268 ************************************************************/
269#define CONFIG_SCSI_SYM53C8XX
6d0f6bcf
JCPV
270#define CONFIG_SYS_SCSI_MAX_LUN 8 /* number of supported LUNs */
271#define CONFIG_SYS_SCSI_MAX_SCSI_ID 7 /* maximum SCSI ID (0..6) */
272#define CONFIG_SYS_SCSI_MAX_DEVICE CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN /* maximum Target devices */
273#define CONFIG_SYS_SCSI_SPIN_UP_TIME 2
c609719b
WD
274
275/************************************************************
276 * Disk-On-Chip configuration
277 ************************************************************/
6d0f6bcf
JCPV
278#define CONFIG_SYS_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
279#define CONFIG_SYS_DOC_SHORT_TIMEOUT
280#define CONFIG_SYS_DOC_SUPPORT_2000
281#define CONFIG_SYS_DOC_SUPPORT_MILLENNIUM
c609719b
WD
282
283/************************************************************
284 * DISK Partition support
285 ************************************************************/
c609719b 286
c609719b
WD
287/************************************************************
288 * Video support
289 ************************************************************/
c609719b 290#define CONFIG_VIDEO_LOGO
c609719b
WD
291#define CONFIG_VIDEO_ONBOARD /* Video controller is on-board */
292
293/************************************************************
294 * USB support
295 ************************************************************/
296#define CONFIG_USB_UHCI
c609719b
WD
297
298/* Enable needed helper functions */
c609719b
WD
299
300/************************************************************
301 * Debug support
302 ************************************************************/
acf02697 303#if defined(CONFIG_CMD_KGDB)
c609719b 304#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
c609719b
WD
305#endif
306
a2663ea4
WD
307/************************************************************
308 * support BZIP2 compression
309 ************************************************************/
310#define CONFIG_BZIP2 1
311
c609719b 312#endif /* __CONFIG_H */