]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/PMC405.h
Merge branch 'u-boot-socfpga/topic/arm/socfpga-20141010' into 'u-boot-arm/master'
[people/ms/u-boot.git] / include / configs / PMC405.h
CommitLineData
071d897c 1/*
a20b27a3 2 * (C) Copyright 2001-2004
071d897c
SR
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
1a459660 5 * SPDX-License-Identifier: GPL-2.0+
071d897c
SR
6 */
7
071d897c
SR
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/*
12 * High Level Configuration Options
071d897c
SR
13 */
14
15#define CONFIG_405GP 1 /* This is a PPC405 CPU */
c837dcb1 16#define CONFIG_PMC405 1 /* ...on a PMC405 board */
071d897c 17
2ae18241
WD
18#define CONFIG_SYS_TEXT_BASE 0xFFF80000
19
c837dcb1
WD
20#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
21#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
071d897c 22
a20b27a3 23#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
071d897c
SR
24
25#define CONFIG_BAUDRATE 9600
26#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
27
2f6eb917
MF
28/* Only interrupt boot if space is pressed. */
29#define CONFIG_AUTOBOOT_KEYED 1
30#define CONFIG_AUTOBOOT_PROMPT \
31 "Press SPACE to abort autoboot in %d seconds\n", bootdelay
32#undef CONFIG_AUTOBOOT_DELAY_STR
33#define CONFIG_AUTOBOOT_STOP_STR " "
34
c553b5f4
MF
35#undef CONFIG_BOOTARGS
36#undef CONFIG_BOOTCOMMAND
a20b27a3 37
c553b5f4 38#define CONFIG_PREBOOT /* enable preboot variable */
071d897c 39
2f6eb917
MF
40#define CFG_BOOTM_LEN 0x1000000 /* support booting of huge images */
41
071d897c 42#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
c553b5f4 43#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
071d897c 44
2076d0a1
SR
45#undef CONFIG_HAS_ETH1
46
96e21f86 47#define CONFIG_PPC4xx_EMAC
071d897c 48#define CONFIG_MII 1 /* MII PHY management */
c837dcb1 49#define CONFIG_PHY_ADDR 0 /* PHY address */
c553b5f4
MF
50#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
51#define CONFIG_RESET_PHY_R 1 /* use reset_phy() */
acf02697 52
a1aa0bb5
JL
53/*
54 * BOOTP options
55 */
56#define CONFIG_BOOTP_BOOTFILESIZE
57#define CONFIG_BOOTP_BOOTPATH
58#define CONFIG_BOOTP_GATEWAY
59#define CONFIG_BOOTP_HOSTNAME
60
acf02697
JL
61/*
62 * Command line configuration.
63 */
64#include <config_cmd_default.h>
65
66#define CONFIG_CMD_BSP
67#define CONFIG_CMD_PCI
68#define CONFIG_CMD_IRQ
69#define CONFIG_CMD_ELF
70#define CONFIG_CMD_DATE
71#define CONFIG_CMD_JFFS2
72#define CONFIG_CMD_MII
73#define CONFIG_CMD_I2C
74#define CONFIG_CMD_PING
75#define CONFIG_CMD_UNIVERSE
76#define CONFIG_CMD_EEPROM
77
071d897c
SR
78#define CONFIG_MAC_PARTITION
79#define CONFIG_DOS_PARTITION
80
c553b5f4 81#undef CONFIG_WATCHDOG /* watchdog disabled */
071d897c 82
c553b5f4
MF
83#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible */
84#define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
071d897c 85
c837dcb1 86#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
071d897c
SR
87
88/*
89 * Miscellaneous configurable options
90 */
c553b5f4 91#define CONFIG_SYS_LONGHELP /* undef to save memory */
071d897c 92
c553b5f4 93#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
071d897c 94
acf02697 95#if defined(CONFIG_CMD_KGDB)
c553b5f4 96#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
071d897c 97#else
2f6eb917 98#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
071d897c 99#endif
c553b5f4
MF
100#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
101#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
102#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Sz */
071d897c 103
c553b5f4 104#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
071d897c 105
c553b5f4 106#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console info */
071d897c 107
c553b5f4 108#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
a20b27a3 109
c553b5f4
MF
110#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
111#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
071d897c 112
550650dd
SR
113#define CONFIG_CONS_INDEX 1 /* Use UART0 */
114#define CONFIG_SYS_NS16550
115#define CONFIG_SYS_NS16550_SERIAL
116#define CONFIG_SYS_NS16550_REG_SIZE 1
117#define CONFIG_SYS_NS16550_CLK get_serial_clock()
118
c553b5f4 119#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock */
2f6eb917 120#define CONFIG_SYS_BASE_BAUD 806400
071d897c
SR
121
122/* The following table includes the supported baudrates */
6d0f6bcf 123#define CONFIG_SYS_BAUDRATE_TABLE \
2f6eb917 124 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
071d897c 125
6d0f6bcf 126#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
c553b5f4 127#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
071d897c 128
2f6eb917 129#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
c553b5f4 130#define CONFIG_LOOPW 1 /* enable loopw command */
a20b27a3 131
071d897c
SR
132#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
133
c837dcb1 134#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
53cf9435 135
c553b5f4 136#define CONFIG_SYS_RX_ETH_BUFFER 16
53cf9435 137
c553b5f4 138/*
071d897c 139 * PCI stuff
071d897c 140 */
c553b5f4
MF
141#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
142#define PCI_HOST_FORCE 1 /* configure as pci host */
143#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
a20b27a3 144
c553b5f4 145#define CONFIG_PCI /* include pci support */
842033e6 146#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
c553b5f4
MF
147#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
148#define CONFIG_PCI_PNP /* do pci plug-and-play */
149 /* resource configuration */
a20b27a3 150
c553b5f4 151#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
a20b27a3 152
c553b5f4 153#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config */
a20b27a3 154
c553b5f4
MF
155#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
156#define CONFIG_SYS_PCI_SUBSYS_DEVICEID_NONMONARCH 0x0408 /* PCI Device ID */
157#define CONFIG_SYS_PCI_SUBSYS_DEVICEID_MONARCH 0x0409 /* PCI Device ID */
6d0f6bcf 158#define CONFIG_SYS_PCI_SUBSYS_DEVICEID pmc405_pci_subsys_deviceid()
2076d0a1 159
c553b5f4
MF
160#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* Processor/PPC */
161
162#define CONFIG_SYS_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
163#define CONFIG_SYS_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable */
164#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
165#define CONFIG_SYS_PCI_PTM2LA 0xef000000 /* point to internal regs */
166#define CONFIG_SYS_PCI_PTM2MS 0xff000001 /* 16MB, enable */
167#define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
168
82379b55
MF
169#define CONFIG_PCI_4xx_PTM_OVERWRITE 1 /* overwrite PTMx settings by env */
170
c553b5f4 171/*
071d897c
SR
172 * Start addresses for the final memory configuration
173 * (Set up by the startup code)
6d0f6bcf 174 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
071d897c 175 */
6d0f6bcf 176#define CONFIG_SYS_SDRAM_BASE 0x00000000
14d0a02a
WD
177#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
178#define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
c553b5f4 179#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* 128 kB for malloc() */
071d897c 180
2f6eb917
MF
181#define CONFIG_PRAM 0 /* use pram variable to overwrite */
182
071d897c
SR
183/*
184 * For booting Linux, the board info and command line data
185 * have to be in the first 8 MB of memory, since this is
186 * the maximum mapped by the Linux kernel during initialization.
187 */
c553b5f4 188#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
071d897c 189
c553b5f4 190/*
071d897c
SR
191 * FLASH organization
192 */
6d0f6bcf
JCPV
193#define CONFIG_SYS_FLASH_BASE 0xFE000000
194#define CONFIG_SYS_FLASH_INCREMENT 0x01000000
071d897c 195
c553b5f4
MF
196#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
197#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
198#define CONFIG_SYS_FLASH_PROTECTION 1 /* don't use hardware protection */
2f6eb917 199#define CONFIG_SYS_FLASH_AUTOPROTECT_LIST {{0xfff80000, 0x80000}}
c553b5f4
MF
200#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (faster) */
201#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max num of flash banks */
202#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, \
203 CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_INCREMENT}
204#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
205#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on fli */
071d897c 206
c553b5f4 207/*
071d897c
SR
208 * Environment Variable setup
209 */
bb1f8b4f 210#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
071d897c 211
c553b5f4
MF
212/* environment starts at the beginning of the EEPROM */
213#define CONFIG_ENV_OFFSET 0x000
214#define CONFIG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars */
215
216#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
217#define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
071d897c 218
c553b5f4 219/*
071d897c
SR
220 * I2C EEPROM (CAT24WC16) for environment
221 */
880540de
DE
222#define CONFIG_SYS_I2C
223#define CONFIG_SYS_I2C_PPC4XX
224#define CONFIG_SYS_I2C_PPC4XX_CH0
225#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000
226#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
071d897c 227
2f6eb917 228#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT24W16 */
c553b5f4
MF
229#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
230/* mask of address bits that overflow into the "EEPROM chip address" */
6d0f6bcf 231#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
2f6eb917
MF
232#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24W16 has */
233 /* 16 byte page write mode using*/
234 /* last 4 bits of the address */
235
c553b5f4 236#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
071d897c 237
c553b5f4 238/*
071d897c
SR
239 * External Bus Controller (EBC) Setup
240 */
c553b5f4
MF
241#define FLASH0_BA 0xFF000000 /* FLASH 0 Base Address */
242#define FLASH1_BA 0xFE000000 /* FLASH 1 Base Address */
243#define CAN_BA 0xF0000000 /* CAN Base Addres */
244#define RTC_BA 0xF0000500 /* RTC Base Address */
245#define NVRAM_BA 0xF0200000 /* NVRAM Base Address */
071d897c 246
c553b5f4 247/* Memory Bank 0 (Flash Bank 0) initialization */
6d0f6bcf 248#define CONFIG_SYS_EBC_PB0AP 0x92015480
c553b5f4
MF
249/* BAS=0xFF0,BS=16MB,BU=R/W,BW=16bit */
250#define CONFIG_SYS_EBC_PB0CR (FLASH0_BA | 0x9A000)
071d897c 251
c553b5f4 252/* Memory Bank 1 (Flash Bank 1) initialization */
6d0f6bcf 253#define CONFIG_SYS_EBC_PB1AP 0x92015480
c553b5f4
MF
254/* BAS=0xFE0,BS=16MB,BU=R/W,BW=16bit*/
255#define CONFIG_SYS_EBC_PB1CR (FLASH1_BA | 0x9A000)
071d897c 256
c553b5f4
MF
257/* Memory Bank 2 (CAN0, 1, RTC) initialization */
258/* TWT=5,TH=2,CSN=0,OEN=0,WBN=0,WBF=0 */
259#define CONFIG_SYS_EBC_PB2AP 0x03000440
260/* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
261#define CONFIG_SYS_EBC_PB2CR (CAN_BA | 0x18000)
071d897c 262
2076d0a1
SR
263/* Memory Bank 3 -> unused */
264
c553b5f4
MF
265/* Memory Bank 4 (NVRAM) initialization */
266/* TWT=5,TH=2,CSN=0,OEN=0,WBN=0,WBF=0 */
267#define CONFIG_SYS_EBC_PB4AP 0x03000440
268/* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
269#define CONFIG_SYS_EBC_PB4CR (NVRAM_BA | 0x18000)
071d897c 270
c553b5f4 271/*
2853d29b
SR
272 * FPGA stuff
273 */
2853d29b 274/* FPGA program pin configuration */
c553b5f4
MF
275#define CONFIG_SYS_FPGA_PRG 0x04000000 /* JTAG TMS pin (output) */
276#define CONFIG_SYS_FPGA_CLK 0x02000000 /* JTAG TCK pin (output) */
277#define CONFIG_SYS_FPGA_DATA 0x01000000 /* JTAG TDO pin (output) */
278#define CONFIG_SYS_FPGA_INIT 0x00010000 /* unused (ppc input) */
279#define CONFIG_SYS_FPGA_DONE 0x00008000 /* JTAG TDI pin (input) */
2853d29b 280
c553b5f4
MF
281/* pass Ethernet MAC to VxWorks */
282#define CONFIG_SYS_VXWORKS_MAC_PTR 0x00000000
a20b27a3 283
c553b5f4 284/*
2076d0a1
SR
285 * GPIOs
286 */
2f6eb917 287#define CONFIG_SYS_VPEN (0x80000000 >> 3) /* GPIO3 */
c553b5f4
MF
288#define CONFIG_SYS_NONMONARCH (0x80000000 >> 14) /* GPIO14 */
289#define CONFIG_SYS_XEREADY (0x80000000 >> 15) /* GPIO15 */
290#define CONFIG_SYS_INTA_FAKE (0x80000000 >> 19) /* GPIO19 */
291#define CONFIG_SYS_SELF_RST (0x80000000 >> 21) /* GPIO21 */
292#define CONFIG_SYS_REV1_2 (0x80000000 >> 23) /* GPIO23 */
2076d0a1 293
c553b5f4 294/*
071d897c
SR
295 * Definitions for initial stack pointer and data area (in data cache)
296 */
297
c553b5f4 298/* use on chip memory (OCM) for temperary stack until sdram is tested */
6d0f6bcf 299#define CONFIG_SYS_TEMP_STACK_OCM 1
071d897c
SR
300
301/* On Chip Memory location */
6d0f6bcf
JCPV
302#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
303#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
304
c553b5f4
MF
305/* inside of SDRAM */
306#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR
307
308/* End of used area in RAM */
553f0982 309#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE
c553b5f4 310
553f0982 311#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
25ddd1fb 312 GENERATED_GBL_DATA_SIZE)
6d0f6bcf 313#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
071d897c 314
2f6eb917
MF
315#define CONFIG_OF_LIBFDT
316#define CONFIG_OF_BOARD_SETUP
317
c553b5f4 318#endif /* __CONFIG_H */