]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/T104xRDB.h
Merge branch 'master' of git://git.denx.de/u-boot-video
[people/ms/u-boot.git] / include / configs / T104xRDB.h
CommitLineData
062ef1a6 1/*
f4c3917a 2+ * Copyright 2014 Freescale Semiconductor, Inc.
3+ *
4+ * SPDX-License-Identifier: GPL-2.0+
5+ */
062ef1a6
PJ
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
10/*
f4c3917a 11 * T104x RDB board configuration file
062ef1a6 12 */
9f074e67
PK
13#include <asm/config_mpc85xx.h>
14
062ef1a6 15#ifdef CONFIG_RAMBOOT_PBL
aa36c84e
SG
16
17#ifndef CONFIG_SECURE_BOOT
18c01445 18#define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg
aa36c84e
SG
19#else
20#define CONFIG_SYS_FSL_PBL_PBI \
21 $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi_sb.cfg
22#endif
23
18c01445
PK
24#define CONFIG_SPL_FLUSH_IMAGE
25#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
ce249d95 26#define CONFIG_SYS_TEXT_BASE 0x30001000
18c01445
PK
27#define CONFIG_SPL_TEXT_BASE 0xFFFD8000
28#define CONFIG_SPL_PAD_TO 0x40000
29#define CONFIG_SPL_MAX_SIZE 0x28000
30#ifdef CONFIG_SPL_BUILD
31#define CONFIG_SPL_SKIP_RELOCATE
32#define CONFIG_SPL_COMMON_INIT_DDR
33#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
34#define CONFIG_SYS_NO_FLASH
35#endif
36#define RESET_VECTOR_OFFSET 0x27FFC
37#define BOOT_PAGE_OFFSET 0x27000
38
39#ifdef CONFIG_NAND
aa36c84e
SG
40#ifdef CONFIG_SECURE_BOOT
41#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
42/*
43 * HDR would be appended at end of image and copied to DDR along
44 * with U-Boot image.
45 */
46#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
47 CONFIG_U_BOOT_HDR_SIZE)
48#else
18c01445 49#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
aa36c84e 50#endif
ce249d95
TY
51#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
52#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
18c01445
PK
53#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
54#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
6fcddd09 55#ifdef CONFIG_TARGET_T1040RDB
ec90ac73
ZQ
56#define CONFIG_SYS_FSL_PBL_RCW \
57$(SRCTREE)/board/freescale/t104xrdb/t1040_nand_rcw.cfg
58#endif
55ed8ae3 59#ifdef CONFIG_TARGET_T1042RDB_PI
ec90ac73
ZQ
60#define CONFIG_SYS_FSL_PBL_RCW \
61$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_nand_rcw.cfg
62#endif
0167369c 63#ifdef CONFIG_TARGET_T1042RDB
ec90ac73
ZQ
64#define CONFIG_SYS_FSL_PBL_RCW \
65$(SRCTREE)/board/freescale/t104xrdb/t1042_nand_rcw.cfg
66#endif
a016735c 67#ifdef CONFIG_TARGET_T1040D4RDB
ec90ac73
ZQ
68#define CONFIG_SYS_FSL_PBL_RCW \
69$(SRCTREE)/board/freescale/t104xrdb/t1040d4_nand_rcw.cfg
70#endif
319ed24a 71#ifdef CONFIG_TARGET_T1042D4RDB
ec90ac73
ZQ
72#define CONFIG_SYS_FSL_PBL_RCW \
73$(SRCTREE)/board/freescale/t104xrdb/t1042d4_nand_rcw.cfg
74#endif
18c01445
PK
75#define CONFIG_SPL_NAND_BOOT
76#endif
77
78#ifdef CONFIG_SPIFLASH
ce249d95 79#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
18c01445
PK
80#define CONFIG_SPL_SPI_FLASH_MINIMAL
81#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
ce249d95
TY
82#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
83#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
18c01445
PK
84#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
85#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
86#ifndef CONFIG_SPL_BUILD
87#define CONFIG_SYS_MPC85XX_NO_RESETVEC
88#endif
6fcddd09 89#ifdef CONFIG_TARGET_T1040RDB
ec90ac73
ZQ
90#define CONFIG_SYS_FSL_PBL_RCW \
91$(SRCTREE)/board/freescale/t104xrdb/t1040_spi_rcw.cfg
92#endif
55ed8ae3 93#ifdef CONFIG_TARGET_T1042RDB_PI
ec90ac73
ZQ
94#define CONFIG_SYS_FSL_PBL_RCW \
95$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_spi_rcw.cfg
96#endif
0167369c 97#ifdef CONFIG_TARGET_T1042RDB
ec90ac73
ZQ
98#define CONFIG_SYS_FSL_PBL_RCW \
99$(SRCTREE)/board/freescale/t104xrdb/t1042_spi_rcw.cfg
100#endif
a016735c 101#ifdef CONFIG_TARGET_T1040D4RDB
ec90ac73
ZQ
102#define CONFIG_SYS_FSL_PBL_RCW \
103$(SRCTREE)/board/freescale/t104xrdb/t1040d4_spi_rcw.cfg
104#endif
319ed24a 105#ifdef CONFIG_TARGET_T1042D4RDB
ec90ac73
ZQ
106#define CONFIG_SYS_FSL_PBL_RCW \
107$(SRCTREE)/board/freescale/t104xrdb/t1042d4_spi_rcw.cfg
108#endif
18c01445
PK
109#define CONFIG_SPL_SPI_BOOT
110#endif
111
112#ifdef CONFIG_SDCARD
ce249d95 113#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
18c01445
PK
114#define CONFIG_SPL_MMC_MINIMAL
115#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
ce249d95
TY
116#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
117#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
18c01445
PK
118#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
119#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
120#ifndef CONFIG_SPL_BUILD
121#define CONFIG_SYS_MPC85XX_NO_RESETVEC
122#endif
6fcddd09 123#ifdef CONFIG_TARGET_T1040RDB
ec90ac73
ZQ
124#define CONFIG_SYS_FSL_PBL_RCW \
125$(SRCTREE)/board/freescale/t104xrdb/t1040_sd_rcw.cfg
126#endif
55ed8ae3 127#ifdef CONFIG_TARGET_T1042RDB_PI
ec90ac73
ZQ
128#define CONFIG_SYS_FSL_PBL_RCW \
129$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_sd_rcw.cfg
130#endif
0167369c 131#ifdef CONFIG_TARGET_T1042RDB
ec90ac73
ZQ
132#define CONFIG_SYS_FSL_PBL_RCW \
133$(SRCTREE)/board/freescale/t104xrdb/t1042_sd_rcw.cfg
134#endif
a016735c 135#ifdef CONFIG_TARGET_T1040D4RDB
ec90ac73
ZQ
136#define CONFIG_SYS_FSL_PBL_RCW \
137$(SRCTREE)/board/freescale/t104xrdb/t1040d4_sd_rcw.cfg
138#endif
319ed24a 139#ifdef CONFIG_TARGET_T1042D4RDB
ec90ac73
ZQ
140#define CONFIG_SYS_FSL_PBL_RCW \
141$(SRCTREE)/board/freescale/t104xrdb/t1042d4_sd_rcw.cfg
142#endif
18c01445
PK
143#define CONFIG_SPL_MMC_BOOT
144#endif
145
062ef1a6
PJ
146#endif
147
148/* High Level Configuration Options */
062ef1a6 149#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
062ef1a6
PJ
150#define CONFIG_MP /* support multiple processors */
151
5303a3de
TY
152/* support deep sleep */
153#define CONFIG_DEEP_SLEEP
5303a3de 154
062ef1a6 155#ifndef CONFIG_SYS_TEXT_BASE
e222b1f3 156#define CONFIG_SYS_TEXT_BASE 0xeff40000
062ef1a6
PJ
157#endif
158
159#ifndef CONFIG_RESET_VECTOR_ADDRESS
160#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
161#endif
162
163#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
51370d56 164#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
737537ef 165#define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
062ef1a6 166#define CONFIG_PCI_INDIRECT_BRIDGE
b38eaec5
RD
167#define CONFIG_PCIE1 /* PCIE controller 1 */
168#define CONFIG_PCIE2 /* PCIE controller 2 */
169#define CONFIG_PCIE3 /* PCIE controller 3 */
170#define CONFIG_PCIE4 /* PCIE controller 4 */
062ef1a6
PJ
171
172#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
173#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
174
062ef1a6
PJ
175#define CONFIG_ENV_OVERWRITE
176
18c01445 177#ifndef CONFIG_SYS_NO_FLASH
062ef1a6
PJ
178#define CONFIG_FLASH_CFI_DRIVER
179#define CONFIG_SYS_FLASH_CFI
180#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
181#endif
182
062ef1a6
PJ
183#if defined(CONFIG_SPIFLASH)
184#define CONFIG_SYS_EXTRA_ENV_RELOC
185#define CONFIG_ENV_IS_IN_SPI_FLASH
062ef1a6
PJ
186#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
187#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
188#define CONFIG_ENV_SECT_SIZE 0x10000
189#elif defined(CONFIG_SDCARD)
190#define CONFIG_SYS_EXTRA_ENV_RELOC
191#define CONFIG_ENV_IS_IN_MMC
192#define CONFIG_SYS_MMC_ENV_DEV 0
193#define CONFIG_ENV_SIZE 0x2000
18c01445 194#define CONFIG_ENV_OFFSET (512 * 0x800)
062ef1a6 195#elif defined(CONFIG_NAND)
aa36c84e
SG
196#ifdef CONFIG_SECURE_BOOT
197#define CONFIG_RAMBOOT_NAND
198#define CONFIG_BOOTSCRIPT_COPY_RAM
199#endif
062ef1a6
PJ
200#define CONFIG_SYS_EXTRA_ENV_RELOC
201#define CONFIG_ENV_IS_IN_NAND
18c01445 202#define CONFIG_ENV_SIZE 0x2000
e222b1f3 203#define CONFIG_ENV_OFFSET (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
062ef1a6
PJ
204#else
205#define CONFIG_ENV_IS_IN_FLASH
206#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
207#define CONFIG_ENV_SIZE 0x2000
208#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
209#endif
062ef1a6
PJ
210
211#define CONFIG_SYS_CLK_FREQ 100000000
212#define CONFIG_DDR_CLK_FREQ 66666666
213
214/*
215 * These can be toggled for performance analysis, otherwise use default.
216 */
217#define CONFIG_SYS_CACHE_STASHING
218#define CONFIG_BACKSIDE_L2_CACHE
219#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
220#define CONFIG_BTB /* toggle branch predition */
221#define CONFIG_DDR_ECC
222#ifdef CONFIG_DDR_ECC
223#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
224#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
225#endif
226
227#define CONFIG_ENABLE_36BIT_PHYS
228
229#define CONFIG_ADDR_MAP
230#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
231
232#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
233#define CONFIG_SYS_MEMTEST_END 0x00400000
234#define CONFIG_SYS_ALT_MEMTEST
235#define CONFIG_PANIC_HANG /* do not reset board on panic */
236
237/*
238 * Config the L3 Cache as L3 SRAM
239 */
240#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
aa36c84e
SG
241/*
242 * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
243 * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
244 * (CONFIG_SYS_INIT_L3_VADDR) will be different.
245 */
246#define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000
18c01445 247#define CONFIG_SYS_L3_SIZE 256 << 10
aa36c84e 248#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
18c01445
PK
249#ifdef CONFIG_RAMBOOT_PBL
250#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
251#endif
252#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
253#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
254#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
255#define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
062ef1a6
PJ
256
257#define CONFIG_SYS_DCSRBAR 0xf0000000
258#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
259
260/*
261 * DDR Setup
262 */
263#define CONFIG_VERY_BIG_RAM
264#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
265#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
266
062ef1a6 267#define CONFIG_DIMM_SLOTS_PER_CTLR 1
96ac18c9 268#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
062ef1a6
PJ
269
270#define CONFIG_DDR_SPD
062ef1a6
PJ
271
272#define CONFIG_SYS_SPD_BUS_NUM 0
273#define SPD_EEPROM_ADDRESS 0x51
274
275#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
276
277/*
278 * IFC Definitions
279 */
280#define CONFIG_SYS_FLASH_BASE 0xe8000000
281#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
282
283#define CONFIG_SYS_NOR_CSPR_EXT (0xf)
284#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
285 CSPR_PORT_SIZE_16 | \
286 CSPR_MSEL_NOR | \
287 CSPR_V)
288#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
377ffcfa
SS
289
290/*
291 * TDM Definition
292 */
293#define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
294
062ef1a6
PJ
295/* NOR Flash Timing Params */
296#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
297#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
298 FTIM0_NOR_TEADC(0x5) | \
299 FTIM0_NOR_TEAHC(0x5))
300#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
301 FTIM1_NOR_TRAD_NOR(0x1A) |\
302 FTIM1_NOR_TSEQRAD_NOR(0x13))
303#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
304 FTIM2_NOR_TCH(0x4) | \
305 FTIM2_NOR_TWPH(0x0E) | \
306 FTIM2_NOR_TWP(0x1c))
307#define CONFIG_SYS_NOR_FTIM3 0x0
308
309#define CONFIG_SYS_FLASH_QUIET_TEST
310#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
311
312#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
313#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
314#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
315#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
316
317#define CONFIG_SYS_FLASH_EMPTY_INFO
318#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
319
320/* CPLD on IFC */
55153d6c
PK
321#define CPLD_LBMAP_MASK 0x3F
322#define CPLD_BANK_SEL_MASK 0x07
323#define CPLD_BANK_OVERRIDE 0x40
324#define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
325#define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
326#define CPLD_LBMAP_RESET 0xFF
327#define CPLD_LBMAP_SHIFT 0x03
4b6067ae 328
55ed8ae3 329#if defined(CONFIG_TARGET_T1042RDB_PI)
cf8ddacf 330#define CPLD_DIU_SEL_DFP 0x80
319ed24a 331#elif defined(CONFIG_TARGET_T1042D4RDB)
4b6067ae
PJ
332#define CPLD_DIU_SEL_DFP 0xc0
333#endif
334
a016735c 335#if defined(CONFIG_TARGET_T1040D4RDB)
4b6067ae
PJ
336#define CPLD_INT_MASK_ALL 0xFF
337#define CPLD_INT_MASK_THERM 0x80
338#define CPLD_INT_MASK_DVI_DFP 0x40
339#define CPLD_INT_MASK_QSGMII1 0x20
340#define CPLD_INT_MASK_QSGMII2 0x10
341#define CPLD_INT_MASK_SGMI1 0x08
342#define CPLD_INT_MASK_SGMI2 0x04
343#define CPLD_INT_MASK_TDMR1 0x02
344#define CPLD_INT_MASK_TDMR2 0x01
cf8ddacf 345#endif
55153d6c 346
062ef1a6
PJ
347#define CONFIG_SYS_CPLD_BASE 0xffdf0000
348#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
9b444be3 349#define CONFIG_SYS_CSPR2_EXT (0xf)
062ef1a6
PJ
350#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
351 | CSPR_PORT_SIZE_8 \
352 | CSPR_MSEL_GPCM \
353 | CSPR_V)
354#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
355#define CONFIG_SYS_CSOR2 0x0
356/* CPLD Timing parameters for IFC CS2 */
357#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
358 FTIM0_GPCM_TEADC(0x0e) | \
359 FTIM0_GPCM_TEAHC(0x0e))
360#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
361 FTIM1_GPCM_TRAD(0x1f))
362#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
de519163 363 FTIM2_GPCM_TCH(0x8) | \
062ef1a6
PJ
364 FTIM2_GPCM_TWP(0x1f))
365#define CONFIG_SYS_CS2_FTIM3 0x0
366
367/* NAND Flash on IFC */
368#define CONFIG_NAND_FSL_IFC
369#define CONFIG_SYS_NAND_BASE 0xff800000
370#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
371
372#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
373#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
374 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
375 | CSPR_MSEL_NAND /* MSEL = NAND */ \
376 | CSPR_V)
377#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
378
379#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
380 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
381 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
382 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
383 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
384 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
385 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
386
387#define CONFIG_SYS_NAND_ONFI_DETECTION
388
389/* ONFI NAND Flash mode0 Timing Params */
390#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
391 FTIM0_NAND_TWP(0x18) | \
392 FTIM0_NAND_TWCHT(0x07) | \
393 FTIM0_NAND_TWH(0x0a))
394#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
395 FTIM1_NAND_TWBE(0x39) | \
396 FTIM1_NAND_TRR(0x0e) | \
397 FTIM1_NAND_TRP(0x18))
398#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
399 FTIM2_NAND_TREH(0x0a) | \
400 FTIM2_NAND_TWHRE(0x1e))
401#define CONFIG_SYS_NAND_FTIM3 0x0
402
403#define CONFIG_SYS_NAND_DDR_LAW 11
404#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
405#define CONFIG_SYS_MAX_NAND_DEVICE 1
062ef1a6
PJ
406#define CONFIG_CMD_NAND
407
408#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
409
410#if defined(CONFIG_NAND)
411#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
412#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
413#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
414#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
415#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
416#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
417#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
418#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
419#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
420#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
421#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
422#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
423#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
424#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
425#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
426#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
427#else
428#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
429#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
430#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
431#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
432#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
433#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
434#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
435#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
436#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
437#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
438#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
439#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
440#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
441#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
442#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
443#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
444#endif
445
18c01445
PK
446#ifdef CONFIG_SPL_BUILD
447#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
448#else
449#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
450#endif
062ef1a6
PJ
451
452#if defined(CONFIG_RAMBOOT_PBL)
453#define CONFIG_SYS_RAMBOOT
454#endif
455
9f074e67
PK
456#ifdef CONFIG_SYS_FSL_ERRATUM_A008044
457#if defined(CONFIG_NAND)
458#define CONFIG_A008044_WORKAROUND
459#endif
460#endif
461
062ef1a6
PJ
462#define CONFIG_BOARD_EARLY_INIT_R
463#define CONFIG_MISC_INIT_R
464
465#define CONFIG_HWCONFIG
466
467/* define to use L1 as initial stack */
468#define CONFIG_L1_INIT_RAM
469#define CONFIG_SYS_INIT_RAM_LOCK
470#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
471#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
b3142e2c 472#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
062ef1a6
PJ
473/* The assembler doesn't like typecast */
474#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
475 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
476 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
477#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
478
479#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
480 GENERATED_GBL_DATA_SIZE)
481#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
482
9307cbab 483#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
062ef1a6
PJ
484#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
485
486/* Serial Port - controlled on board with jumper J8
487 * open - index 2
488 * shorted - index 1
489 */
490#define CONFIG_CONS_INDEX 1
062ef1a6
PJ
491#define CONFIG_SYS_NS16550_SERIAL
492#define CONFIG_SYS_NS16550_REG_SIZE 1
493#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
494
495#define CONFIG_SYS_BAUDRATE_TABLE \
496 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
497
498#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
499#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
500#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
501#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
062ef1a6 502
319ed24a 503#if defined(CONFIG_TARGET_T1042RDB_PI) || defined(CONFIG_TARGET_T1042D4RDB)
cf8ddacf
JJ
504/* Video */
505#define CONFIG_FSL_DIU_FB
506
507#ifdef CONFIG_FSL_DIU_FB
508#define CONFIG_FSL_DIU_CH7301
509#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
cf8ddacf 510#define CONFIG_CMD_BMP
cf8ddacf
JJ
511#define CONFIG_VIDEO_LOGO
512#define CONFIG_VIDEO_BMP_LOGO
513#endif
514#endif
515
062ef1a6
PJ
516/* I2C */
517#define CONFIG_SYS_I2C
518#define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
519#define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */
b0d97cd2
SL
520#define CONFIG_SYS_FSL_I2C2_SPEED 400000
521#define CONFIG_SYS_FSL_I2C3_SPEED 400000
522#define CONFIG_SYS_FSL_I2C4_SPEED 400000
062ef1a6 523#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
062ef1a6 524#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
b0d97cd2
SL
525#define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
526#define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
062ef1a6 527#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
b0d97cd2
SL
528#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
529#define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
530#define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
062ef1a6
PJ
531
532/* I2C bus multiplexer */
533#define I2C_MUX_PCA_ADDR 0x70
534#define I2C_MUX_CH_DEFAULT 0x8
f4c3917a 535
78e56995
YS
536#if defined(CONFIG_TARGET_T1042RDB_PI) || \
537 defined(CONFIG_TARGET_T1040D4RDB) || \
538 defined(CONFIG_TARGET_T1042D4RDB)
cf8ddacf
JJ
539/* LDI/DVI Encoder for display */
540#define CONFIG_SYS_I2C_LDI_ADDR 0x38
541#define CONFIG_SYS_I2C_DVI_ADDR 0x75
542
f4c3917a 543/*
544 * RTC configuration
545 */
546#define RTC
547#define CONFIG_RTC_DS1337 1
548#define CONFIG_SYS_I2C_RTC_ADDR 0x68
062ef1a6 549
f4c3917a 550/*DVI encoder*/
551#define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75
552#endif
062ef1a6
PJ
553
554/*
555 * eSPI - Enhanced SPI
556 */
7172de33 557#define CONFIG_SPI_FLASH_BAR
062ef1a6
PJ
558#define CONFIG_SF_DEFAULT_SPEED 10000000
559#define CONFIG_SF_DEFAULT_MODE 0
9b444be3
PJ
560#define CONFIG_ENV_SPI_BUS 0
561#define CONFIG_ENV_SPI_CS 0
562#define CONFIG_ENV_SPI_MAX_HZ 10000000
563#define CONFIG_ENV_SPI_MODE 0
062ef1a6
PJ
564
565/*
566 * General PCI
567 * Memory space is mapped 1-1, but I/O space must start from 0.
568 */
569
570#ifdef CONFIG_PCI
571/* controller 1, direct to uli, tgtid 3, Base address 20000 */
572#ifdef CONFIG_PCIE1
573#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
574#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
575#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
576#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
577#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
578#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
579#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
580#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
581#endif
582
583/* controller 2, Slot 2, tgtid 2, Base address 201000 */
584#ifdef CONFIG_PCIE2
585#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
586#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
587#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
588#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
589#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
590#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
591#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
592#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
593#endif
594
595/* controller 3, Slot 1, tgtid 1, Base address 202000 */
596#ifdef CONFIG_PCIE3
597#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
598#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
599#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
600#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
601#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
602#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
603#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
604#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
605#endif
606
607/* controller 4, Base address 203000 */
608#ifdef CONFIG_PCIE4
609#define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
610#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
611#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
612#define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
613#define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
614#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
615#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
616#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
617#endif
618
062ef1a6 619#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
062ef1a6
PJ
620#endif /* CONFIG_PCI */
621
622/* SATA */
623#define CONFIG_FSL_SATA_V2
624#ifdef CONFIG_FSL_SATA_V2
625#define CONFIG_LIBATA
626#define CONFIG_FSL_SATA
627
628#define CONFIG_SYS_SATA_MAX_DEVICE 1
629#define CONFIG_SATA1
630#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
631#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
632
633#define CONFIG_LBA48
634#define CONFIG_CMD_SATA
062ef1a6
PJ
635#endif
636
637/*
638* USB
639*/
640#define CONFIG_HAS_FSL_DR_USB
641
642#ifdef CONFIG_HAS_FSL_DR_USB
643#define CONFIG_USB_EHCI
644
645#ifdef CONFIG_USB_EHCI
062ef1a6
PJ
646#define CONFIG_USB_EHCI_FSL
647#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
062ef1a6
PJ
648#endif
649#endif
650
062ef1a6
PJ
651#ifdef CONFIG_MMC
652#define CONFIG_FSL_ESDHC
653#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
062ef1a6
PJ
654#endif
655
656/* Qman/Bman */
657#ifndef CONFIG_NOBQFMAN
658#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
2a8b3422 659#define CONFIG_SYS_BMAN_NUM_PORTALS 10
062ef1a6
PJ
660#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
661#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
662#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
3fa66db4
JL
663#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
664#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
665#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
666#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
667#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
668 CONFIG_SYS_BMAN_CENA_SIZE)
669#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
670#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
2a8b3422 671#define CONFIG_SYS_QMAN_NUM_PORTALS 10
062ef1a6
PJ
672#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
673#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
674#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
3fa66db4
JL
675#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
676#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
677#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
678#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
679#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
680 CONFIG_SYS_QMAN_CENA_SIZE)
681#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
682#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
062ef1a6
PJ
683
684#define CONFIG_SYS_DPAA_FMAN
685#define CONFIG_SYS_DPAA_PME
686
59ff5d33
ZQ
687#define CONFIG_QE
688#define CONFIG_U_QE
689
062ef1a6
PJ
690/* Default address of microcode for the Linux Fman driver */
691#if defined(CONFIG_SPIFLASH)
692/*
693 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
694 * env, so we got 0x110000.
695 */
696#define CONFIG_SYS_QE_FW_IN_SPIFLASH
dcf1d774 697#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
062ef1a6
PJ
698#elif defined(CONFIG_SDCARD)
699/*
700 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
18c01445
PK
701 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
702 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
062ef1a6
PJ
703 */
704#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
18c01445 705#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
062ef1a6
PJ
706#elif defined(CONFIG_NAND)
707#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
18c01445 708#define CONFIG_SYS_FMAN_FW_ADDR (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
062ef1a6
PJ
709#else
710#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
dcf1d774 711#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
18c01445
PK
712#endif
713
18c01445
PK
714#if defined(CONFIG_SPIFLASH)
715#define CONFIG_SYS_QE_FW_ADDR 0x130000
716#elif defined(CONFIG_SDCARD)
717#define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
718#elif defined(CONFIG_NAND)
719#define CONFIG_SYS_QE_FW_ADDR (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
720#else
59ff5d33 721#define CONFIG_SYS_QE_FW_ADDR 0xEFF10000
062ef1a6 722#endif
18c01445 723
062ef1a6
PJ
724#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
725#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
726#endif /* CONFIG_NOBQFMAN */
727
728#ifdef CONFIG_SYS_DPAA_FMAN
729#define CONFIG_FMAN_ENET
730#define CONFIG_PHY_VITESSE
731#define CONFIG_PHY_REALTEK
732#endif
733
734#ifdef CONFIG_FMAN_ENET
0167369c 735#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
4b6067ae 736#define CONFIG_SYS_SGMII1_PHY_ADDR 0x03
a016735c 737#elif defined(CONFIG_TARGET_T1040D4RDB)
94af6842 738#define CONFIG_SYS_SGMII1_PHY_ADDR 0x01
319ed24a 739#elif defined(CONFIG_TARGET_T1042D4RDB)
4b6067ae
PJ
740#define CONFIG_SYS_SGMII1_PHY_ADDR 0x02
741#define CONFIG_SYS_SGMII2_PHY_ADDR 0x03
742#define CONFIG_SYS_SGMII3_PHY_ADDR 0x01
743#endif
744
78e56995 745#if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
4b6067ae
PJ
746#define CONFIG_SYS_RGMII1_PHY_ADDR 0x04
747#define CONFIG_SYS_RGMII2_PHY_ADDR 0x05
748#else
749#define CONFIG_SYS_RGMII1_PHY_ADDR 0x01
750#define CONFIG_SYS_RGMII2_PHY_ADDR 0x02
f4c3917a 751#endif
062ef1a6 752
db4a1767 753/* Enable VSC9953 L2 Switch driver on T1040 SoC */
6fcddd09 754#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
db4a1767 755#define CONFIG_VSC9953
24a23deb 756#define CONFIG_CMD_ETHSW
6fcddd09 757#ifdef CONFIG_TARGET_T1040RDB
db4a1767
CC
758#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
759#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
4b6067ae
PJ
760#else
761#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
762#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
763#endif
db4a1767
CC
764#endif
765
062ef1a6 766#define CONFIG_MII /* MII PHY management */
714fd406 767#define CONFIG_ETHPRIME "FM1@DTSEC4"
062ef1a6
PJ
768#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
769#endif
770
771/*
772 * Environment
773 */
774#define CONFIG_LOADS_ECHO /* echo on for serial download */
775#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
776
777/*
778 * Command line configuration.
779 */
55ed8ae3 780#ifdef CONFIG_TARGET_T1042RDB_PI
f4c3917a 781#define CONFIG_CMD_DATE
782#endif
062ef1a6 783#define CONFIG_CMD_ERRATA
062ef1a6 784#define CONFIG_CMD_IRQ
062ef1a6 785#define CONFIG_CMD_REGINFO
062ef1a6
PJ
786
787#ifdef CONFIG_PCI
788#define CONFIG_CMD_PCI
062ef1a6
PJ
789#endif
790
737537ef
RG
791/* Hash command with SHA acceleration supported in hardware */
792#ifdef CONFIG_FSL_CAAM
793#define CONFIG_CMD_HASH
794#define CONFIG_SHA_HW_ACCEL
795#endif
796
062ef1a6
PJ
797/*
798 * Miscellaneous configurable options
799 */
800#define CONFIG_SYS_LONGHELP /* undef to save memory */
801#define CONFIG_CMDLINE_EDITING /* Command-line editing */
802#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
803#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
062ef1a6
PJ
804#ifdef CONFIG_CMD_KGDB
805#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
806#else
807#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
808#endif
809#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
810#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
811#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
062ef1a6
PJ
812
813/*
814 * For booting Linux, the board info and command line data
815 * have to be in the first 64 MB of memory, since this is
816 * the maximum mapped by the Linux kernel during initialization.
817 */
818#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
819#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
820
821#ifdef CONFIG_CMD_KGDB
822#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
062ef1a6
PJ
823#endif
824
68b74739
PK
825/*
826 * Dynamic MTD Partition support with mtdparts
827 */
828#ifndef CONFIG_SYS_NO_FLASH
829#define CONFIG_MTD_DEVICE
830#define CONFIG_MTD_PARTITIONS
831#define CONFIG_CMD_MTDPARTS
832#define CONFIG_FLASH_CFI_MTD
833#define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
834 "spi0=spife110000.0"
835#define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
836 "128k(dtb),96m(fs),-(user);"\
837 "fff800000.flash:2m(uboot),9m(kernel),"\
838 "128k(dtb),96m(fs),-(user);spife110000.0:" \
839 "2m(uboot),9m(kernel),128k(dtb),-(user)"
840#endif
841
062ef1a6
PJ
842/*
843 * Environment Configuration
844 */
845#define CONFIG_ROOTPATH "/opt/nfsroot"
846#define CONFIG_BOOTFILE "uImage"
847#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
848
849/* default location for tftp and bootm */
850#define CONFIG_LOADADDR 1000000
851
062ef1a6
PJ
852
853#define CONFIG_BAUDRATE 115200
854
855#define __USB_PHY_TYPE utmi
363fb32a 856#define RAMDISKFILE "t104xrdb/ramdisk.uboot"
062ef1a6 857
6fcddd09 858#ifdef CONFIG_TARGET_T1040RDB
f4c3917a 859#define FDTFILE "t1040rdb/t1040rdb.dtb"
55ed8ae3 860#elif defined(CONFIG_TARGET_T1042RDB_PI)
363fb32a 861#define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
0167369c 862#elif defined(CONFIG_TARGET_T1042RDB)
363fb32a 863#define FDTFILE "t1042rdb/t1042rdb.dtb"
a016735c 864#elif defined(CONFIG_TARGET_T1040D4RDB)
4b6067ae 865#define FDTFILE "t1042rdb/t1040d4rdb.dtb"
319ed24a 866#elif defined(CONFIG_TARGET_T1042D4RDB)
4b6067ae 867#define FDTFILE "t1042rdb/t1042d4rdb.dtb"
f4c3917a 868#endif
869
cf8ddacf
JJ
870#ifdef CONFIG_FSL_DIU_FB
871#define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
872#else
873#define DIU_ENVIRONMENT
874#endif
875
062ef1a6 876#define CONFIG_EXTRA_ENV_SETTINGS \
9b444be3
PJ
877 "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
878 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
879 "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
062ef1a6 880 "netdev=eth0\0" \
cf8ddacf 881 "video-mode=" __stringify(DIU_ENVIRONMENT) "\0" \
062ef1a6
PJ
882 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
883 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
884 "tftpflash=tftpboot $loadaddr $uboot && " \
885 "protect off $ubootaddr +$filesize && " \
886 "erase $ubootaddr +$filesize && " \
887 "cp.b $loadaddr $ubootaddr $filesize && " \
888 "protect on $ubootaddr +$filesize && " \
889 "cmp.b $loadaddr $ubootaddr $filesize\0" \
890 "consoledev=ttyS0\0" \
891 "ramdiskaddr=2000000\0" \
f4c3917a 892 "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
b24a4f62 893 "fdtaddr=1e00000\0" \
f4c3917a 894 "fdtfile=" __stringify(FDTFILE) "\0" \
3246584d 895 "bdev=sda3\0"
062ef1a6
PJ
896
897#define CONFIG_LINUX \
898 "setenv bootargs root=/dev/ram rw " \
899 "console=$consoledev,$baudrate $othbootargs;" \
900 "setenv ramdiskaddr 0x02000000;" \
901 "setenv fdtaddr 0x00c00000;" \
902 "setenv loadaddr 0x1000000;" \
903 "bootm $loadaddr $ramdiskaddr $fdtaddr"
904
905#define CONFIG_HDBOOT \
906 "setenv bootargs root=/dev/$bdev rw " \
907 "console=$consoledev,$baudrate $othbootargs;" \
908 "tftp $loadaddr $bootfile;" \
909 "tftp $fdtaddr $fdtfile;" \
910 "bootm $loadaddr - $fdtaddr"
911
912#define CONFIG_NFSBOOTCOMMAND \
913 "setenv bootargs root=/dev/nfs rw " \
914 "nfsroot=$serverip:$rootpath " \
915 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
916 "console=$consoledev,$baudrate $othbootargs;" \
917 "tftp $loadaddr $bootfile;" \
918 "tftp $fdtaddr $fdtfile;" \
919 "bootm $loadaddr - $fdtaddr"
920
921#define CONFIG_RAMBOOTCOMMAND \
922 "setenv bootargs root=/dev/ram rw " \
923 "console=$consoledev,$baudrate $othbootargs;" \
924 "tftp $ramdiskaddr $ramdiskfile;" \
925 "tftp $loadaddr $bootfile;" \
926 "tftp $fdtaddr $fdtfile;" \
927 "bootm $loadaddr $ramdiskaddr $fdtaddr"
928
929#define CONFIG_BOOTCOMMAND CONFIG_LINUX
930
062ef1a6 931#include <asm/fsl_secure_boot.h>
ef6c55a2 932
062ef1a6 933#endif /* __CONFIG_H */