]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/TB5200.h
EHCI: fix root hub device descriptor
[people/ms/u-boot.git] / include / configs / TB5200.h
CommitLineData
b87dfd28
WD
1/*
2 * (C) Copyright 2003-2006
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2004-2006
6 * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/*
31 * High Level Configuration Options
32 * (easy to change)
33 */
34
35#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
36#define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
37#define CONFIG_TQM5200 1 /* ... on TQM5200 module */
38#define CONFIG_TB5200 1 /* ... on a TB5200 base board */
39
6d0f6bcf 40#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
b87dfd28
WD
41
42#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
43#define BOOTFLAG_WARM 0x02 /* Software reboot */
44
31d82672
BB
45#define CONFIG_HIGH_BATS 1 /* High BATs supported */
46
b87dfd28
WD
47/*
48 * Serial console configuration
49 */
50#define CONFIG_PSC_CONSOLE 1 /* default console is on PSC1 */
51#define CONFIG_SERIAL_MULTI 1 /* support multiple consoles */
52#define CONFIG_PSC_CONSOLE2 6 /* second console is on PSC6 */
53#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
6d0f6bcf 54#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
b87dfd28
WD
55
56/*
57 * Video console
58 */
59#if 1
60#define CONFIG_VIDEO
61#define CONFIG_VIDEO_SM501
62#define CONFIG_VIDEO_SM501_32BPP
63#define CONFIG_CFB_CONSOLE
64#define CONFIG_VIDEO_LOGO
65#define CONFIG_VGA_AS_SINGLE_DEVICE
66#define CONFIG_CONSOLE_EXTRA_INFO
67#define CONFIG_VIDEO_SW_CURSOR
68#define CONFIG_SPLASH_SCREEN
6d0f6bcf 69#define CONFIG_SYS_CONSOLE_IS_IN_ENV
b87dfd28
WD
70#endif
71
b87dfd28
WD
72/* Partitions */
73#define CONFIG_MAC_PARTITION
74#define CONFIG_DOS_PARTITION
75#define CONFIG_ISO_PARTITION
76
77/* USB */
78#define CONFIG_USB_OHCI
b87dfd28
WD
79#define CONFIG_USB_STORAGE
80
81/* POST support */
6d0f6bcf
JCPV
82#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
83 CONFIG_SYS_POST_CPU | \
84 CONFIG_SYS_POST_I2C)
b87dfd28
WD
85
86#ifdef CONFIG_POST
b87dfd28
WD
87/* preserve space for the post_word at end of on-chip SRAM */
88#define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
b87dfd28
WD
89#endif
90
b87dfd28 91
a1aa0bb5
JL
92/*
93 * BOOTP options
94 */
95#define CONFIG_BOOTP_BOOTFILESIZE
96#define CONFIG_BOOTP_BOOTPATH
97#define CONFIG_BOOTP_GATEWAY
98#define CONFIG_BOOTP_HOSTNAME
99
100
b87dfd28 101/*
d794cfef 102 * Command line configuration.
b87dfd28 103 */
d794cfef
JL
104#include <config_cmd_default.h>
105
d794cfef
JL
106#define CONFIG_CMD_ASKENV
107#define CONFIG_CMD_DATE
108#define CONFIG_CMD_DHCP
109#define CONFIG_CMD_ECHO
110#define CONFIG_CMD_EEPROM
111#define CONFIG_CMD_EXT2
112#define CONFIG_CMD_FAT
113#define CONFIG_CMD_I2C
114#define CONFIG_CMD_IDE
115#define CONFIG_CMD_JFFS2
116#define CONFIG_CMD_MII
117#define CONFIG_CMD_NFS
118#define CONFIG_CMD_PING
d794cfef
JL
119#define CONFIG_CMD_REGINFO
120#define CONFIG_CMD_SNTP
121#define CONFIG_CMD_BSP
122#define CONFIG_CMD_USB
123
af075ee9
JL
124#ifdef CONFIG_VIDEO
125#define CONFIG_CMD_BMP
126#endif
127
128#ifdef CONFIG_POST
129#define CONFIG__CMD_DIAG
130#endif
131
b87dfd28
WD
132
133#define CONFIG_TIMESTAMP /* display image timestamps */
134
135#if (TEXT_BASE == 0xFC000000) /* Boot low */
6d0f6bcf 136# define CONFIG_SYS_LOWBOOT 1
b87dfd28
WD
137#endif
138
139/*
140 * Autobooting
141 */
142#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
143
144#define CONFIG_PREBOOT "echo;" \
32bf3d14 145 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
b87dfd28
WD
146 "echo"
147
148#undef CONFIG_BOOTARGS
149
45a212c4
WD
150#if defined(CONFIG_TQM5200_B)
151#define CONFIG_EXTRA_ENV_SETTINGS \
152 "netdev=eth0\0" \
153 "rootpath=/opt/eldk/ppc_6xx\0" \
154 "ramargs=setenv bootargs root=/dev/ram rw\0" \
155 "nfsargs=setenv bootargs root=/dev/nfs rw " \
156 "nfsroot=${serverip}:${rootpath}\0" \
157 "addip=setenv bootargs ${bootargs} " \
158 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
159 ":${hostname}:${netdev}:off panic=1\0" \
160 "flash_self=run ramargs addip;" \
161 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
162 "flash_nfs=run nfsargs addip;" \
163 "bootm ${kernel_addr}\0" \
164 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
165 "bootfile=/tftpboot/tqm5200/uImage\0" \
166 "load=tftp 200000 ${u-boot}\0" \
167 "u-boot=/tftpboot/tqm5200/u-boot.bin\0" \
168 "update=protect off FC000000 FC07FFFF;" \
169 "erase FC000000 FC07FFFF;" \
170 "cp.b 200000 FC000000 ${filesize};" \
171 "protect on FC000000 FC07FFFF\0" \
172 ""
173#else
b87dfd28
WD
174#define CONFIG_EXTRA_ENV_SETTINGS \
175 "netdev=eth0\0" \
176 "rootpath=/opt/eldk/ppc_6xx\0" \
177 "ramargs=setenv bootargs root=/dev/ram rw\0" \
178 "nfsargs=setenv bootargs root=/dev/nfs rw " \
179 "nfsroot=${serverip}:${rootpath}\0" \
180 "addip=setenv bootargs ${bootargs} " \
181 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
182 ":${hostname}:${netdev}:off panic=1\0" \
183 "flash_self=run ramargs addip;" \
184 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
185 "flash_nfs=run nfsargs addip;" \
186 "bootm ${kernel_addr}\0" \
187 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
188 "bootfile=/tftpboot/tqm5200/uImage\0" \
189 "load=tftp 200000 $(u-boot)\0" \
190 "u-boot=/tftpboot/tqm5200/u-boot.bin\0" \
191 "update=protect off FC000000 FC05FFFF;" \
192 "erase FC000000 FC05FFFF;" \
193 "cp.b 200000 FC000000 ${filesize};" \
194 "protect on FC000000 FC05FFFF\0" \
195 ""
45a212c4 196#endif /* CONFIG_TQM5200_B */
b87dfd28
WD
197
198#define CONFIG_BOOTCOMMAND "run net_nfs"
199
200/*
201 * IPB Bus clocking configuration.
202 */
6d0f6bcf 203#define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
b87dfd28 204
6d0f6bcf 205#if defined(CONFIG_SYS_IPBCLK_EQUALS_XLBCLK)
b87dfd28
WD
206/*
207 * PCI Bus clocking configuration
208 *
209 * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
6d0f6bcf 210 * CONFIG_SYS_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
c99512d6 211 * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
b87dfd28 212 */
6d0f6bcf 213#define CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
b87dfd28
WD
214#endif
215
216/*
217 * I2C configuration
218 */
219#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
6d0f6bcf 220#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #2 */
b87dfd28
WD
221
222/*
223 * I2C clock frequency
224 *
225 * Please notice, that the resulting clock frequency could differ from the
226 * configured value. This is because the I2C clock is derived from system
227 * clock over a frequency divider with only a few divider values. U-boot
6d0f6bcf 228 * calculates the best approximation for CONFIG_SYS_I2C_SPEED. However the calculated
b87dfd28
WD
229 * approximation allways lies below the configured value, never above.
230 */
6d0f6bcf
JCPV
231#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
232#define CONFIG_SYS_I2C_SLAVE 0x7F
b87dfd28
WD
233
234/*
235 * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
236 * also). For other EEPROMs configuration should be verified. On Mini-FAP the
237 * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
238 * same configuration could be used.
239 */
6d0f6bcf
JCPV
240#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
241#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
242#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
243#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
b87dfd28
WD
244
245/* List of I2C addresses to be verified by POST */
246#undef I2C_ADDR_LIST
6d0f6bcf
JCPV
247#define I2C_ADDR_LIST { CONFIG_SYS_I2C_EEPROM_ADDR, \
248 CONFIG_SYS_I2C_RTC_ADDR, \
249 CONFIG_SYS_I2C_SLAVE }
b87dfd28
WD
250
251/*
252 * Flash configuration
253 */
6d0f6bcf 254#define CONFIG_SYS_FLASH_BASE TEXT_BASE /* 0xFC000000 */
b87dfd28 255
45a212c4 256/* use CFI flash driver */
6d0f6bcf 257#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
00b1883a 258#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
6d0f6bcf
JCPV
259#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_BOOTCS_START }
260#define CONFIG_SYS_FLASH_EMPTY_INFO
261#define CONFIG_SYS_FLASH_SIZE 0x04000000 /* 64 MByte */
262#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
263#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
264
265#if !defined(CONFIG_SYS_LOWBOOT)
266#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00760000 + 0x00800000)
267#else /* CONFIG_SYS_LOWBOOT */
45a212c4 268#if defined(CONFIG_TQM5200_B)
6d0f6bcf 269#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00080000)
45a212c4 270#else
6d0f6bcf 271#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00060000)
45a212c4 272#endif /* CONFIG_TQM5200_B */
6d0f6bcf
JCPV
273#endif /* CONFIG_SYS_LOWBOOT */
274#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks
b87dfd28 275 (= chip selects) */
b87dfd28
WD
276
277/* Dynamic MTD partition support */
68d7d651 278#define CONFIG_CMD_MTDPARTS
942556a9
SR
279#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
280#define CONFIG_FLASH_CFI_MTD
b87dfd28 281#define MTDIDS_DEFAULT "nor0=TQM5200-0"
45a212c4
WD
282#if defined(CONFIG_TQM5200_B)
283#define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:768k(firmware)," \
284 "1280k(kernel)," \
285 "2m(initrd)," \
286 "4m(small-fs)," \
287 "16m(big-fs)," \
288 "8m(misc)"
289#else
b87dfd28
WD
290#define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
291 "1408k(kernel)," \
292 "2m(initrd)," \
293 "4m(small-fs)," \
294 "16m(big-fs)," \
295 "8m(misc)"
45a212c4 296#endif /* CONFIG_TQM5200_B */
b87dfd28
WD
297
298/*
299 * Environment settings
300 */
5a1aceb0 301#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586 302#define CONFIG_ENV_SIZE 0x10000
45a212c4 303#if defined(CONFIG_TQM5200_B)
0e8d1586 304#define CONFIG_ENV_SECT_SIZE 0x40000
45a212c4 305#else
0e8d1586
JCPV
306#define CONFIG_ENV_SECT_SIZE 0x20000
307#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
308#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
45a212c4 309#endif /* CONFIG_TQM5200_B */
b87dfd28
WD
310
311/*
312 * Memory map
313 */
6d0f6bcf
JCPV
314#define CONFIG_SYS_MBAR 0xF0000000
315#define CONFIG_SYS_SDRAM_BASE 0x00000000
316#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
b87dfd28
WD
317
318/* Use ON-Chip SRAM until RAM will be available */
6d0f6bcf 319#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
b87dfd28
WD
320#ifdef CONFIG_POST
321/* preserve space for the post_word at end of on-chip SRAM */
6d0f6bcf 322#define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
b87dfd28 323#else
6d0f6bcf 324#define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE
b87dfd28
WD
325#endif
326
327
6d0f6bcf
JCPV
328#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
329#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
330#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
b87dfd28 331
6d0f6bcf
JCPV
332#define CONFIG_SYS_MONITOR_BASE TEXT_BASE
333#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
334# define CONFIG_SYS_RAMBOOT 1
b87dfd28
WD
335#endif
336
45a212c4 337#if defined(CONFIG_TQM5200_B)
6d0f6bcf 338#define CONFIG_SYS_MONITOR_LEN (512 << 10) /* Reserve 512 kB for Monitor */
45a212c4 339#else
6d0f6bcf 340#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
45a212c4 341#endif /* CONFIG_TQM5200_B */
6d0f6bcf
JCPV
342#define CONFIG_SYS_MALLOC_LEN (1024 << 10) /* Reserve 1024 kB for malloc() */
343#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
b87dfd28
WD
344
345/*
346 * Ethernet configuration
347 */
348#define CONFIG_MPC5xxx_FEC 1
86321fc1 349#define CONFIG_MPC5xxx_FEC_MII100
b87dfd28 350/*
86321fc1 351 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
b87dfd28 352 */
86321fc1 353/* #define CONFIG_MPC5xxx_FEC_MII10 */
b87dfd28
WD
354#define CONFIG_PHY_ADDR 0x00
355
356/*
357 * GPIO configuration
358 *
359 * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1):
360 * Bit 0 (mask: 0x80000000): 1
361 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
362 * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
363 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
364 * Use for REV200 STK52XX boards. Do not use with REV100 modules
365 * (because, there I2C1 is used as I2C bus)
366 * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
367 * use PSC2 as CAN: Bits 25:27 (mask: 0x00000030)
368 * 000 -> All PSC2 pins are GIOPs
369 * 001 -> CAN1/2 on PSC2 pins
370 * Use for REV100 STK52xx boards
371 * use PSC3: Bits 20:23 (mask: 0x00000300):
372 * 0001 -> USB2
373 * 0000 -> GPIO
374 * use PSC6:
375 * on STK52xx:
376 * use as UART. Pins PSC6_0 to PSC6_3 are used.
377 * Bits 9:11 (mask: 0x00700000):
378 * 101 -> PSC6 : Extended POST test is not available
379 * on MINI-FAP and TQM5200_IB:
380 * use PSC6_0 to PSC6_3 as GPIO: Bits 9:11 (mask: 0x00700000):
381 * 000 -> PSC6 could not be used as UART, CODEC or IrDA
382 * GPIO on PSC6_3 is used in post_hotkeys_pressed() to enable extended POST
383 * tests.
384 */
6d0f6bcf 385#define CONFIG_SYS_GPS_PORT_CONFIG 0x81500114
b87dfd28
WD
386
387/*
388 * RTC configuration
389 */
390#define CONFIG_RTC_M41T11 1
6d0f6bcf
JCPV
391#define CONFIG_SYS_I2C_RTC_ADDR 0x68
392#define CONFIG_SYS_M41T11_BASE_YEAR 1900 /* because Linux uses the same base
b87dfd28
WD
393 year */
394
395/*
396 * Miscellaneous configurable options
397 */
6d0f6bcf
JCPV
398#define CONFIG_SYS_LONGHELP /* undef to save memory */
399#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
33ed73bc 400#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
d794cfef 401#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 402#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
b87dfd28 403#else
6d0f6bcf 404#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
b87dfd28 405#endif
6d0f6bcf
JCPV
406#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
407#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
408#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
b87dfd28 409
6d0f6bcf 410#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
d794cfef 411#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 412# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
d794cfef
JL
413#endif
414
b87dfd28 415/* Enable an alternate, more extensive memory test */
6d0f6bcf 416#define CONFIG_SYS_ALT_MEMTEST
b87dfd28 417
6d0f6bcf
JCPV
418#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
419#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
b87dfd28 420
6d0f6bcf 421#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
b87dfd28 422
6d0f6bcf 423#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
b87dfd28
WD
424
425/*
a1aa0bb5 426 * Enable loopw command.
b87dfd28
WD
427 */
428#define CONFIG_LOOPW
429
430/*
431 * Various low-level settings
432 */
6d0f6bcf
JCPV
433#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
434#define CONFIG_SYS_HID0_FINAL HID0_ICE
b87dfd28 435
6d0f6bcf
JCPV
436#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
437#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
438#ifdef CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2
439#define CONFIG_SYS_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
b87dfd28 440#else
6d0f6bcf 441#define CONFIG_SYS_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
b87dfd28 442#endif
6d0f6bcf
JCPV
443#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
444#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
b87dfd28 445
b87dfd28 446#define CONFIG_LAST_STAGE_INIT
b87dfd28
WD
447
448/*
449 * SRAM - Do not map below 2 GB in address space, because this area is used
450 * for SDRAM autosizing.
451 */
6d0f6bcf
JCPV
452#define CONFIG_SYS_CS2_START 0xE5000000
453#define CONFIG_SYS_CS2_SIZE 0x100000 /* 1 MByte */
454#define CONFIG_SYS_CS2_CFG 0x0004D930
b87dfd28
WD
455
456/*
457 * Grafic controller - Do not map below 2 GB in address space, because this
458 * area is used for SDRAM autosizing.
459 */
b87dfd28 460#define SM501_FB_BASE 0xE0000000
6d0f6bcf
JCPV
461#define CONFIG_SYS_CS1_START (SM501_FB_BASE)
462#define CONFIG_SYS_CS1_SIZE 0x4000000 /* 64 MByte */
463#define CONFIG_SYS_CS1_CFG 0x8F48FF70
464#define SM501_MMIO_BASE CONFIG_SYS_CS1_START + 0x03E00000
b87dfd28 465
6d0f6bcf
JCPV
466#define CONFIG_SYS_CS_BURST 0x00000000
467#define CONFIG_SYS_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
b87dfd28 468
6d0f6bcf 469#define CONFIG_SYS_RESET_ADDRESS 0xff000000
b87dfd28
WD
470
471/*-----------------------------------------------------------------------
472 * USB stuff
473 *-----------------------------------------------------------------------
474 */
475#define CONFIG_USB_CLOCK 0x0001BBBB
476#define CONFIG_USB_CONFIG 0x00001000
477
478/*-----------------------------------------------------------------------
479 * IDE/ATA stuff Supports IDE harddisk
480 *-----------------------------------------------------------------------
481 */
482
483#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
484
485#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
486#undef CONFIG_IDE_LED /* LED for ide not supported */
487
488#define CONFIG_IDE_RESET /* reset for ide supported */
489#define CONFIG_IDE_PREINIT
490
6d0f6bcf
JCPV
491#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
492#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
b87dfd28 493
6d0f6bcf 494#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
b87dfd28 495
6d0f6bcf 496#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
b87dfd28
WD
497
498/* Offset for data I/O */
6d0f6bcf 499#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
b87dfd28
WD
500
501/* Offset for normal register accesses */
6d0f6bcf 502#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
b87dfd28
WD
503
504/* Offset for alternate registers */
6d0f6bcf 505#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
b87dfd28
WD
506
507/* Interval between registers */
6d0f6bcf 508#define CONFIG_SYS_ATA_STRIDE 4
b87dfd28
WD
509
510#endif /* __CONFIG_H */