]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/TQM823L.h
powerpc: tqm8xx*: convert to generic board
[people/ms/u-boot.git] / include / configs / TQM823L.h
CommitLineData
f4675560 1/*
23c5d253 2 * (C) Copyright 2000-2014
f4675560
WD
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
1a459660 5 * SPDX-License-Identifier: GPL-2.0+
f4675560
WD
6 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_MPC823 1 /* This is a MPC823 CPU */
21#define CONFIG_TQM823L 1 /* ...on a TQM8xxL module */
23c5d253
WD
22#define CONFIG_SYS_GENERIC_BOARD
23#define CONFIG_DISPLAY_BOARDINFO
f4675560 24
2ae18241
WD
25#define CONFIG_SYS_TEXT_BASE 0x40000000
26
f4675560 27#ifdef CONFIG_LCD /* with LCD controller ? */
59155f4c 28#define CONFIG_MPC8XX_LCD
21f971ec
WD
29#define CONFIG_LCD_LOGO 1 /* print our logo on the LCD */
30#define CONFIG_LCD_INFO 1 /* ... and some board info */
27b207fd 31#define CONFIG_SPLASH_SCREEN /* ... with splashscreen support*/
f4675560
WD
32#endif
33
34#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
3cb7a480
WD
35#define CONFIG_SYS_SMC_RXBUFLEN 128
36#define CONFIG_SYS_MAXIDLE 10
f4675560 37#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
f4675560 38
ae3af05e
WD
39#define CONFIG_BOOTCOUNT_LIMIT
40
41#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
f4675560
WD
42
43#define CONFIG_BOARD_TYPES 1 /* support board types */
44
32bf3d14 45#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
f4675560
WD
46
47#undef CONFIG_BOOTARGS
6aff3115
WD
48
49#define CONFIG_EXTRA_ENV_SETTINGS \
ae3af05e 50 "netdev=eth0\0" \
6aff3115 51 "nfsargs=setenv bootargs root=/dev/nfs rw " \
fe126d8b 52 "nfsroot=${serverip}:${rootpath}\0" \
6aff3115 53 "ramargs=setenv bootargs root=/dev/ram rw\0" \
fe126d8b
WD
54 "addip=setenv bootargs ${bootargs} " \
55 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
56 ":${hostname}:${netdev}:off panic=1\0" \
6aff3115 57 "flash_nfs=run nfsargs addip;" \
fe126d8b 58 "bootm ${kernel_addr}\0" \
6aff3115 59 "flash_self=run ramargs addip;" \
fe126d8b
WD
60 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
61 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
6aff3115 62 "rootpath=/opt/eldk/ppc_8xx\0" \
29f8f58f
WD
63 "hostname=TQM823L\0" \
64 "bootfile=TQM823L/uImage\0" \
eb6da805
WD
65 "fdt_addr=40040000\0" \
66 "kernel_addr=40060000\0" \
67 "ramdisk_addr=40200000\0" \
29f8f58f
WD
68 "u-boot=TQM823L/u-image.bin\0" \
69 "load=tftp 200000 ${u-boot}\0" \
70 "update=prot off 40000000 +${filesize};" \
71 "era 40000000 +${filesize};" \
72 "cp.b 200000 40000000 ${filesize};" \
73 "sete filesize;save\0" \
6aff3115
WD
74 ""
75#define CONFIG_BOOTCOMMAND "run flash_self"
f4675560
WD
76
77#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 78#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
f4675560
WD
79
80#undef CONFIG_WATCHDOG /* watchdog disabled */
81
a522fa0e 82#if defined(CONFIG_LCD)
f4675560
WD
83# undef CONFIG_STATUS_LED /* disturbs display */
84#else
85# define CONFIG_STATUS_LED 1 /* Status LED enabled */
86#endif /* CONFIG_LCD */
87
a522fa0e 88#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
f4675560 89
37d4bb70
JL
90/*
91 * BOOTP options
92 */
93#define CONFIG_BOOTP_SUBNETMASK
94#define CONFIG_BOOTP_GATEWAY
95#define CONFIG_BOOTP_HOSTNAME
96#define CONFIG_BOOTP_BOOTPATH
97#define CONFIG_BOOTP_BOOTFILESIZE
98
f4675560
WD
99
100#define CONFIG_MAC_PARTITION
101#define CONFIG_DOS_PARTITION
102
103#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
104
2694690e
JL
105
106/*
107 * Command line configuration.
108 */
109#include <config_cmd_default.h>
110
111#define CONFIG_CMD_ASKENV
112#define CONFIG_CMD_DATE
113#define CONFIG_CMD_DHCP
29f8f58f 114#define CONFIG_CMD_ELF
9a63b7f4 115#define CONFIG_CMD_EXT2
2694690e 116#define CONFIG_CMD_IDE
29f8f58f 117#define CONFIG_CMD_JFFS2
2694690e
JL
118#define CONFIG_CMD_NFS
119#define CONFIG_CMD_SNTP
120
27b207fd 121#ifdef CONFIG_SPLASH_SCREEN
2694690e 122 #define CONFIG_CMD_BMP
27b207fd 123#endif
f4675560 124
f4675560 125
29f8f58f
WD
126#define CONFIG_NETCONSOLE
127
f4675560
WD
128/*
129 * Miscellaneous configurable options
130 */
6d0f6bcf 131#define CONFIG_SYS_LONGHELP /* undef to save memory */
6aff3115 132
2751a95a 133#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
6d0f6bcf 134#define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
6aff3115 135
2694690e 136#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 137#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
f4675560 138#else
6d0f6bcf 139#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
f4675560 140#endif
6d0f6bcf
JCPV
141#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
142#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
143#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
f4675560 144
6d0f6bcf
JCPV
145#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
146#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
f4675560 147
6d0f6bcf 148#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
f4675560 149
f4675560
WD
150/*
151 * Low Level Configuration Settings
152 * (address mappings, register initial values, etc.)
153 * You should know what you are doing if you make changes here.
154 */
155/*-----------------------------------------------------------------------
156 * Internal Memory Mapped Register
157 */
6d0f6bcf 158#define CONFIG_SYS_IMMR 0xFFF00000
f4675560
WD
159
160/*-----------------------------------------------------------------------
161 * Definitions for initial stack pointer and data area (in DPRAM)
162 */
6d0f6bcf 163#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
553f0982 164#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
25ddd1fb 165#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 166#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
f4675560
WD
167
168/*-----------------------------------------------------------------------
169 * Start addresses for the final memory configuration
170 * (Set up by the startup code)
6d0f6bcf 171 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
f4675560 172 */
6d0f6bcf
JCPV
173#define CONFIG_SYS_SDRAM_BASE 0x00000000
174#define CONFIG_SYS_FLASH_BASE 0x40000000
175#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
176#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
177#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
f4675560
WD
178
179/*
180 * For booting Linux, the board info and command line data
181 * have to be in the first 8 MB of memory, since this is
182 * the maximum mapped by the Linux kernel during initialization.
183 */
6d0f6bcf 184#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
f4675560
WD
185
186/*-----------------------------------------------------------------------
187 * FLASH organization
188 */
f4675560 189
e318d9e9 190/* use CFI flash driver */
6d0f6bcf 191#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
00b1883a 192#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
6d0f6bcf
JCPV
193#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE+flash_info[0].size }
194#define CONFIG_SYS_FLASH_EMPTY_INFO
195#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
196#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
197#define CONFIG_SYS_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
f4675560 198
5a1aceb0 199#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
200#define CONFIG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
201#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
f4675560
WD
202
203/* Address and size of Redundant Environment Sector */
0e8d1586
JCPV
204#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SIZE)
205#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
f4675560 206
6d0f6bcf 207#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
67c31036 208
7c803be2
WD
209#define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
210
29f8f58f
WD
211/*-----------------------------------------------------------------------
212 * Dynamic MTD partition support
213 */
68d7d651 214#define CONFIG_CMD_MTDPARTS
942556a9
SR
215#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
216#define CONFIG_FLASH_CFI_MTD
29f8f58f
WD
217#define MTDIDS_DEFAULT "nor0=TQM8xxL-0"
218
219#define MTDPARTS_DEFAULT "mtdparts=TQM8xxL-0:256k(u-boot)," \
220 "128k(dtb)," \
221 "1664k(kernel)," \
222 "2m(rootfs)," \
cd82919e 223 "4m(data)"
29f8f58f 224
f4675560
WD
225/*-----------------------------------------------------------------------
226 * Hardware Information Block
227 */
6d0f6bcf
JCPV
228#define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
229#define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
230#define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
f4675560
WD
231
232/*-----------------------------------------------------------------------
233 * Cache Configuration
234 */
6d0f6bcf 235#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
2694690e 236#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 237#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
f4675560
WD
238#endif
239
240/*-----------------------------------------------------------------------
241 * SYPCR - System Protection Control 11-9
242 * SYPCR can only be written once after reset!
243 *-----------------------------------------------------------------------
244 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
245 */
246#if defined(CONFIG_WATCHDOG)
6d0f6bcf 247#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
f4675560
WD
248 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
249#else
6d0f6bcf 250#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
f4675560
WD
251#endif
252
253/*-----------------------------------------------------------------------
254 * SIUMCR - SIU Module Configuration 11-6
255 *-----------------------------------------------------------------------
256 * PCMCIA config., multi-function pin tri-state
257 */
258#ifndef CONFIG_CAN_DRIVER
6d0f6bcf 259#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
f4675560 260#else /* we must activate GPL5 in the SIUMCR for CAN */
6d0f6bcf 261#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
f4675560
WD
262#endif /* CONFIG_CAN_DRIVER */
263
264/*-----------------------------------------------------------------------
265 * TBSCR - Time Base Status and Control 11-26
266 *-----------------------------------------------------------------------
267 * Clear Reference Interrupt Status, Timebase freezing enabled
268 */
6d0f6bcf 269#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
f4675560
WD
270
271/*-----------------------------------------------------------------------
272 * RTCSC - Real-Time Clock Status and Control Register 11-27
273 *-----------------------------------------------------------------------
274 */
6d0f6bcf 275#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
f4675560
WD
276
277/*-----------------------------------------------------------------------
278 * PISCR - Periodic Interrupt Status and Control 11-31
279 *-----------------------------------------------------------------------
280 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
281 */
6d0f6bcf 282#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
f4675560
WD
283
284/*-----------------------------------------------------------------------
285 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
286 *-----------------------------------------------------------------------
287 * Reset PLL lock status sticky bit, timer expired status bit and timer
288 * interrupt status bit
f4675560 289 */
6d0f6bcf 290#define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
f4675560
WD
291
292/*-----------------------------------------------------------------------
293 * SCCR - System Clock and reset Control Register 15-27
294 *-----------------------------------------------------------------------
295 * Set clock output, timebase and RTC source and divider,
296 * power management and some other internal clocks
297 */
298#define SCCR_MASK SCCR_EBDF11
6d0f6bcf 299#define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
f4675560
WD
300 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
301 SCCR_DFALCD00)
f4675560
WD
302
303/*-----------------------------------------------------------------------
304 * PCMCIA stuff
305 *-----------------------------------------------------------------------
306 *
307 */
6d0f6bcf
JCPV
308#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
309#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
310#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
311#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
312#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
313#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
314#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
315#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
f4675560
WD
316
317/*-----------------------------------------------------------------------
318 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
319 *-----------------------------------------------------------------------
320 */
321
8d1165e1 322#define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
f4675560
WD
323#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
324
325#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
326#undef CONFIG_IDE_LED /* LED for ide not supported */
327#undef CONFIG_IDE_RESET /* reset for ide not supported */
328
6d0f6bcf
JCPV
329#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
330#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
f4675560 331
6d0f6bcf 332#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
f4675560 333
6d0f6bcf 334#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
f4675560
WD
335
336/* Offset for data I/O */
6d0f6bcf 337#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
f4675560
WD
338
339/* Offset for normal register accesses */
6d0f6bcf 340#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
f4675560
WD
341
342/* Offset for alternate registers */
6d0f6bcf 343#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
f4675560
WD
344
345/*-----------------------------------------------------------------------
346 *
347 *-----------------------------------------------------------------------
348 *
349 */
6d0f6bcf 350#define CONFIG_SYS_DER 0
f4675560
WD
351
352/*
353 * Init Memory Controller:
354 *
355 * BR0/1 and OR0/1 (FLASH)
356 */
357
358#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
359#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
360
361/* used to re-map FLASH both when starting from SRAM or FLASH:
362 * restrict access enough to keep SRAM working (if any)
363 * but not too much to meddle with FLASH accesses
364 */
6d0f6bcf
JCPV
365#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
366#define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
f4675560
WD
367
368/*
369 * FLASH timing:
370 */
6d0f6bcf 371#define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
f4675560 372 OR_SCY_3_CLK | OR_EHTR | OR_BI)
f4675560 373
6d0f6bcf
JCPV
374#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
375#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
376#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
f4675560 377
6d0f6bcf
JCPV
378#define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
379#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
380#define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
f4675560
WD
381
382/*
383 * BR2/3 and OR2/3 (SDRAM)
384 *
385 */
386#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
387#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
388#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
389
390/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
6d0f6bcf 391#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
f4675560 392
6d0f6bcf
JCPV
393#define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
394#define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
f4675560
WD
395
396#ifndef CONFIG_CAN_DRIVER
6d0f6bcf
JCPV
397#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
398#define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
f4675560 399#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
6d0f6bcf
JCPV
400#define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
401#define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
402#define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
403#define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
f4675560
WD
404 BR_PS_8 | BR_MS_UPMB | BR_V )
405#endif /* CONFIG_CAN_DRIVER */
406
407/*
408 * Memory Periodic Timer Prescaler
409 *
410 * The Divider for PTA (refresh timer) configuration is based on an
411 * example SDRAM configuration (64 MBit, one bank). The adjustment to
412 * the number of chip selects (NCS) and the actually needed refresh
413 * rate is done by setting MPTPR.
414 *
415 * PTA is calculated from
416 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
417 *
418 * gclk CPU clock (not bus clock!)
419 * Trefresh Refresh cycle * 4 (four word bursts used)
420 *
421 * 4096 Rows from SDRAM example configuration
422 * 1000 factor s -> ms
423 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
424 * 4 Number of refresh cycles per period
425 * 64 Refresh cycle in ms per number of rows
426 * --------------------------------------------
427 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
428 *
429 * 50 MHz => 50.000.000 / Divider = 98
430 * 66 Mhz => 66.000.000 / Divider = 129
431 * 80 Mhz => 80.000.000 / Divider = 156
432 */
e9132ea9 433
6d0f6bcf
JCPV
434#define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
435#define CONFIG_SYS_MAMR_PTA 98
f4675560
WD
436
437/*
438 * For 16 MBit, refresh rates could be 31.3 us
439 * (= 64 ms / 2K = 125 / quad bursts).
440 * For a simpler initialization, 15.6 us is used instead.
441 *
6d0f6bcf
JCPV
442 * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
443 * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
f4675560 444 */
6d0f6bcf
JCPV
445#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
446#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
f4675560
WD
447
448/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
6d0f6bcf
JCPV
449#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
450#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
f4675560
WD
451
452/*
453 * MAMR settings for SDRAM
454 */
455
456/* 8 column SDRAM */
6d0f6bcf 457#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
f4675560
WD
458 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
459 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
460/* 9 column SDRAM */
6d0f6bcf 461#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
f4675560
WD
462 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
463 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
464
7026ead0
HS
465/* pass open firmware flat tree */
466#define CONFIG_OF_LIBFDT 1
467#define CONFIG_OF_BOARD_SETUP 1
468#define CONFIG_HWCONFIG 1
469
f4675560 470#endif /* __CONFIG_H */