]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/TQM850L.h
Enable commandline editing and hush shell on all TQM boards.
[people/ms/u-boot.git] / include / configs / TQM850L.h
CommitLineData
f4675560 1/*
414eec35 2 * (C) Copyright 2000-2005
f4675560
WD
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC850 1 /* This is a MPC850 CPU */
37#define CONFIG_TQM850L 1 /* ...on a TQM8xxL module */
38
39#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
40#undef CONFIG_8xx_CONS_SMC2
41#undef CONFIG_8xx_CONS_NONE
42#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
f4675560 43
ae3af05e
WD
44#define CONFIG_BOOTCOUNT_LIMIT
45
46#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
f4675560
WD
47
48#define CONFIG_BOARD_TYPES 1 /* support board types */
49
50#define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
51
52#undef CONFIG_BOOTARGS
6aff3115
WD
53
54#define CONFIG_EXTRA_ENV_SETTINGS \
ae3af05e 55 "netdev=eth0\0" \
6aff3115 56 "nfsargs=setenv bootargs root=/dev/nfs rw " \
fe126d8b 57 "nfsroot=${serverip}:${rootpath}\0" \
6aff3115 58 "ramargs=setenv bootargs root=/dev/ram rw\0" \
fe126d8b
WD
59 "addip=setenv bootargs ${bootargs} " \
60 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
61 ":${hostname}:${netdev}:off panic=1\0" \
6aff3115 62 "flash_nfs=run nfsargs addip;" \
fe126d8b 63 "bootm ${kernel_addr}\0" \
6aff3115 64 "flash_self=run ramargs addip;" \
fe126d8b
WD
65 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
66 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
6aff3115 67 "rootpath=/opt/eldk/ppc_8xx\0" \
5e4be00f 68 "bootfile=/tftpboot/TQM850L/uImage\0" \
6aff3115
WD
69 "kernel_addr=40040000\0" \
70 "ramdisk_addr=40100000\0" \
71 ""
72#define CONFIG_BOOTCOMMAND "run flash_self"
f4675560
WD
73
74#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
75#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
76
77#undef CONFIG_WATCHDOG /* watchdog disabled */
78
79#define CONFIG_STATUS_LED 1 /* Status LED enabled */
80
81#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
82
83#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
84
85#define CONFIG_MAC_PARTITION
86#define CONFIG_DOS_PARTITION
87
88#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
89
90#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
6aff3115 91 CFG_CMD_ASKENV | \
414eec35 92 CFG_CMD_DATE | \
f4675560
WD
93 CFG_CMD_DHCP | \
94 CFG_CMD_IDE | \
414eec35
WD
95 CFG_CMD_NFS | \
96 CFG_CMD_SNTP )
f4675560
WD
97
98/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
99#include <cmd_confdefs.h>
100
101/*
102 * Miscellaneous configurable options
103 */
104#define CFG_LONGHELP /* undef to save memory */
6aff3115
WD
105#define CFG_PROMPT "=> " /* Monitor Command Prompt */
106
2751a95a
WD
107#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
108#define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
6aff3115
WD
109#ifdef CFG_HUSH_PARSER
110#define CFG_PROMPT_HUSH_PS2 "> "
111#endif
112
f4675560 113#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
6aff3115 114#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
f4675560 115#else
6aff3115 116#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
f4675560
WD
117#endif
118#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
6aff3115 119#define CFG_MAXARGS 16 /* max number of command args */
f4675560
WD
120#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
121
122#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
123#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
124
125#define CFG_LOAD_ADDR 0x100000 /* default load address */
126
6aff3115 127#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
f4675560
WD
128
129#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
130
131/*
132 * Low Level Configuration Settings
133 * (address mappings, register initial values, etc.)
134 * You should know what you are doing if you make changes here.
135 */
136/*-----------------------------------------------------------------------
137 * Internal Memory Mapped Register
138 */
139#define CFG_IMMR 0xFFF00000
140
141/*-----------------------------------------------------------------------
142 * Definitions for initial stack pointer and data area (in DPRAM)
143 */
144#define CFG_INIT_RAM_ADDR CFG_IMMR
145#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
146#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
147#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
148#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
149
150/*-----------------------------------------------------------------------
151 * Start addresses for the final memory configuration
152 * (Set up by the startup code)
153 * Please note that CFG_SDRAM_BASE _must_ start at 0
154 */
155#define CFG_SDRAM_BASE 0x00000000
156#define CFG_FLASH_BASE 0x40000000
157#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
158#define CFG_MONITOR_BASE CFG_FLASH_BASE
159#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
160
161/*
162 * For booting Linux, the board info and command line data
163 * have to be in the first 8 MB of memory, since this is
164 * the maximum mapped by the Linux kernel during initialization.
165 */
166#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
167
168/*-----------------------------------------------------------------------
169 * FLASH organization
170 */
171#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
aacf9a49 172#define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
f4675560
WD
173
174#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
175#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
176
177#define CFG_ENV_IS_IN_FLASH 1
178#define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
179#define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
180
181/* Address and size of Redundant Environment Sector */
182#define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
183#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
184
185/*-----------------------------------------------------------------------
186 * Hardware Information Block
187 */
188#define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
189#define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
190#define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
191
192/*-----------------------------------------------------------------------
193 * Cache Configuration
194 */
195#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
196#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
197#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
198#endif
199
200/*-----------------------------------------------------------------------
201 * SYPCR - System Protection Control 11-9
202 * SYPCR can only be written once after reset!
203 *-----------------------------------------------------------------------
204 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
205 */
206#if defined(CONFIG_WATCHDOG)
207#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
208 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
209#else
210#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
211#endif
212
213/*-----------------------------------------------------------------------
214 * SIUMCR - SIU Module Configuration 11-6
215 *-----------------------------------------------------------------------
216 * PCMCIA config., multi-function pin tri-state
217 */
218#ifndef CONFIG_CAN_DRIVER
219#define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
220#else /* we must activate GPL5 in the SIUMCR for CAN */
221#define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
222#endif /* CONFIG_CAN_DRIVER */
223
224/*-----------------------------------------------------------------------
225 * TBSCR - Time Base Status and Control 11-26
226 *-----------------------------------------------------------------------
227 * Clear Reference Interrupt Status, Timebase freezing enabled
228 */
229#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
230
231/*-----------------------------------------------------------------------
232 * RTCSC - Real-Time Clock Status and Control Register 11-27
233 *-----------------------------------------------------------------------
234 */
235#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
236
237/*-----------------------------------------------------------------------
238 * PISCR - Periodic Interrupt Status and Control 11-31
239 *-----------------------------------------------------------------------
240 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
241 */
242#define CFG_PISCR (PISCR_PS | PISCR_PITF)
243
244/*-----------------------------------------------------------------------
245 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
246 *-----------------------------------------------------------------------
247 * Reset PLL lock status sticky bit, timer expired status bit and timer
248 * interrupt status bit
f4675560 249 */
f4675560 250#define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
f4675560
WD
251
252/*-----------------------------------------------------------------------
253 * SCCR - System Clock and reset Control Register 15-27
254 *-----------------------------------------------------------------------
255 * Set clock output, timebase and RTC source and divider,
256 * power management and some other internal clocks
257 */
258#define SCCR_MASK SCCR_EBDF11
e9132ea9 259#define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
f4675560
WD
260 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
261 SCCR_DFALCD00)
f4675560
WD
262
263/*-----------------------------------------------------------------------
264 * PCMCIA stuff
265 *-----------------------------------------------------------------------
266 *
267 */
268#define CFG_PCMCIA_MEM_ADDR (0xE0000000)
269#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
270#define CFG_PCMCIA_DMA_ADDR (0xE4000000)
271#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
272#define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
273#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
274#define CFG_PCMCIA_IO_ADDR (0xEC000000)
275#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
276
277/*-----------------------------------------------------------------------
278 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
279 *-----------------------------------------------------------------------
280 */
281
282#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
283
284#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
285#undef CONFIG_IDE_LED /* LED for ide not supported */
286#undef CONFIG_IDE_RESET /* reset for ide not supported */
287
288#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
289#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
290
291#define CFG_ATA_IDE0_OFFSET 0x0000
292
293#define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
294
295/* Offset for data I/O */
296#define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
297
298/* Offset for normal register accesses */
299#define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
300
301/* Offset for alternate registers */
302#define CFG_ATA_ALT_OFFSET 0x0100
303
f4675560
WD
304/*-----------------------------------------------------------------------
305 *
306 *-----------------------------------------------------------------------
307 *
308 */
f4675560
WD
309#define CFG_DER 0
310
311/*
312 * Init Memory Controller:
313 *
314 * BR0/1 and OR0/1 (FLASH)
315 */
316
317#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
318#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
319
320/* used to re-map FLASH both when starting from SRAM or FLASH:
321 * restrict access enough to keep SRAM working (if any)
322 * but not too much to meddle with FLASH accesses
323 */
324#define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
325#define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
326
327/*
328 * FLASH timing:
329 */
f4675560
WD
330#define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
331 OR_SCY_3_CLK | OR_EHTR | OR_BI)
f4675560
WD
332
333#define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
334#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
335#define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
336
337#define CFG_OR1_REMAP CFG_OR0_REMAP
338#define CFG_OR1_PRELIM CFG_OR0_PRELIM
339#define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
340
341/*
342 * BR2/3 and OR2/3 (SDRAM)
343 *
344 */
345#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
346#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
347#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
348
349/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
350#define CFG_OR_TIMING_SDRAM 0x00000A00
351
352#define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
353#define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
354
355#ifndef CONFIG_CAN_DRIVER
356#define CFG_OR3_PRELIM CFG_OR2_PRELIM
357#define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
358#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
359#define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
360#define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
361#define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
362#define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
363 BR_PS_8 | BR_MS_UPMB | BR_V )
364#endif /* CONFIG_CAN_DRIVER */
365
366/*
367 * Memory Periodic Timer Prescaler
368 *
369 * The Divider for PTA (refresh timer) configuration is based on an
370 * example SDRAM configuration (64 MBit, one bank). The adjustment to
371 * the number of chip selects (NCS) and the actually needed refresh
372 * rate is done by setting MPTPR.
373 *
374 * PTA is calculated from
375 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
376 *
377 * gclk CPU clock (not bus clock!)
378 * Trefresh Refresh cycle * 4 (four word bursts used)
379 *
380 * 4096 Rows from SDRAM example configuration
381 * 1000 factor s -> ms
382 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
383 * 4 Number of refresh cycles per period
384 * 64 Refresh cycle in ms per number of rows
385 * --------------------------------------------
386 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
387 *
388 * 50 MHz => 50.000.000 / Divider = 98
389 * 66 Mhz => 66.000.000 / Divider = 129
390 * 80 Mhz => 80.000.000 / Divider = 156
391 */
e9132ea9
WD
392
393#define CFG_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
394#define CFG_MAMR_PTA 98
f4675560
WD
395
396/*
397 * For 16 MBit, refresh rates could be 31.3 us
398 * (= 64 ms / 2K = 125 / quad bursts).
399 * For a simpler initialization, 15.6 us is used instead.
400 *
401 * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
402 * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
403 */
404#define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
405#define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
406
407/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
408#define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
409#define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
410
411/*
412 * MAMR settings for SDRAM
413 */
414
415/* 8 column SDRAM */
416#define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
417 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
418 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
419/* 9 column SDRAM */
420#define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
421 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
422 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
423
424
425/*
426 * Internal Definitions
427 *
428 * Boot Flags
429 */
430#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
431#define BOOTFLAG_WARM 0x02 /* Software reboot */
432
433#endif /* __CONFIG_H */