]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/VOH405.h
mpc5200: digsy_mtc: add support for writing 'appreg' value
[people/ms/u-boot.git] / include / configs / VOH405.h
CommitLineData
13fdf8a6
SR
1/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405EP 1 /* This is a PPC405 CPU */
c837dcb1
WD
37#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_VOH405 1 /* ...on a VOH405 board */
13fdf8a6 39
2ae18241
WD
40#define CONFIG_SYS_TEXT_BASE 0xFFF80000
41
c837dcb1
WD
42#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
43#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
13fdf8a6 44
a20b27a3 45#define CONFIG_SYS_CLK_FREQ 33333400 /* external frequency to pll */
13fdf8a6
SR
46
47#define CONFIG_BAUDRATE 9600
48#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
49
50#undef CONFIG_BOOTARGS
a20b27a3
SR
51#undef CONFIG_BOOTCOMMAND
52
53#define CONFIG_PREBOOT /* enable preboot variable */
54
6d0f6bcf 55#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
13fdf8a6 56
b56bd0fc
MF
57#define CONFIG_NET_MULTI 1
58#undef CONFIG_HAS_ETH1
59
96e21f86 60#define CONFIG_PPC4xx_EMAC
13fdf8a6 61#define CONFIG_MII 1 /* MII PHY management */
c837dcb1 62#define CONFIG_PHY_ADDR 0 /* PHY address */
a20b27a3 63#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
b56bd0fc 64#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
a20b27a3
SR
65
66#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
13fdf8a6 67
a5562901 68
a1aa0bb5
JL
69/*
70 * BOOTP options
71 */
72#define CONFIG_BOOTP_BOOTFILESIZE
73#define CONFIG_BOOTP_BOOTPATH
74#define CONFIG_BOOTP_GATEWAY
75#define CONFIG_BOOTP_HOSTNAME
76
77
a5562901
JL
78/*
79 * Command line configuration.
80 */
81#include <config_cmd_default.h>
82
83#define CONFIG_CMD_DHCP
84#define CONFIG_CMD_PCI
85#define CONFIG_CMD_IRQ
86#define CONFIG_CMD_IDE
87#define CONFIG_CMD_FAT
88#define CONFIG_CMD_ELF
89#define CONFIG_CMD_NAND
90#define CONFIG_CMD_DATE
91#define CONFIG_CMD_I2C
92#define CONFIG_CMD_MII
93#define CONFIG_CMD_PING
94#define CONFIG_CMD_EEPROM
95
13fdf8a6
SR
96
97#define CONFIG_MAC_PARTITION
98#define CONFIG_DOS_PARTITION
99
a20b27a3
SR
100#define CONFIG_SUPPORT_VFAT
101
c837dcb1 102#undef CONFIG_WATCHDOG /* watchdog disabled */
13fdf8a6 103
c837dcb1 104#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
6d0f6bcf 105#define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
13fdf8a6 106
c837dcb1 107#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
13fdf8a6
SR
108
109/*
110 * Miscellaneous configurable options
111 */
6d0f6bcf
JCPV
112#define CONFIG_SYS_LONGHELP /* undef to save memory */
113#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
13fdf8a6 114
6d0f6bcf
JCPV
115#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
116#ifdef CONFIG_SYS_HUSH_PARSER
117#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
13fdf8a6
SR
118#endif
119
a5562901 120#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 121#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
13fdf8a6 122#else
6d0f6bcf 123#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
13fdf8a6 124#endif
6d0f6bcf
JCPV
125#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
126#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
127#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
13fdf8a6 128
6d0f6bcf 129#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
13fdf8a6 130
6d0f6bcf 131#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
13fdf8a6 132
a20b27a3
SR
133#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
134
6d0f6bcf
JCPV
135#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
136#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
13fdf8a6 137
550650dd
SR
138#define CONFIG_CONS_INDEX 2 /* Use UART1 */
139#define CONFIG_SYS_NS16550
140#define CONFIG_SYS_NS16550_SERIAL
141#define CONFIG_SYS_NS16550_REG_SIZE 1
142#define CONFIG_SYS_NS16550_CLK get_serial_clock()
143
6d0f6bcf 144#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
6d0f6bcf 145#define CONFIG_SYS_BASE_BAUD 691200
13fdf8a6
SR
146
147/* The following table includes the supported baudrates */
6d0f6bcf 148#define CONFIG_SYS_BAUDRATE_TABLE \
13fdf8a6
SR
149 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
150 57600, 115200, 230400, 460800, 921600 }
151
6d0f6bcf
JCPV
152#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
153#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
13fdf8a6 154
6d0f6bcf 155#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
13fdf8a6
SR
156
157#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
158
c837dcb1 159#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
13fdf8a6 160
6d0f6bcf 161#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
13fdf8a6
SR
162
163/*-----------------------------------------------------------------------
164 * NAND-FLASH stuff
165 *-----------------------------------------------------------------------
166 */
6d0f6bcf 167#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
6d0f6bcf 168#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
bd84ee4c
MF
169#define NAND_BIG_DELAY_US 25
170
6d0f6bcf
JCPV
171#define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
172#define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
173#define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
174#define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
13fdf8a6 175
6d0f6bcf
JCPV
176#define CONFIG_SYS_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
177#define CONFIG_SYS_NAND_QUIET 1
a20b27a3 178
13fdf8a6
SR
179/*-----------------------------------------------------------------------
180 * PCI stuff
181 *-----------------------------------------------------------------------
182 */
a20b27a3
SR
183#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
184#define PCI_HOST_FORCE 1 /* configure as pci host */
185#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
186
187#define CONFIG_PCI /* include pci support */
188#define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
189#define CONFIG_PCI_PNP /* do pci plug-and-play */
190 /* resource configuration */
191
192#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
193
194#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
195
6d0f6bcf
JCPV
196#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
197#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
198#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
199#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
200#define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
201#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
202#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
203#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
204#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
13fdf8a6
SR
205
206/*-----------------------------------------------------------------------
207 * IDE/ATA stuff
208 *-----------------------------------------------------------------------
209 */
c837dcb1
WD
210#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
211#undef CONFIG_IDE_LED /* no led for ide supported */
13fdf8a6
SR
212#define CONFIG_IDE_RESET 1 /* reset for ide supported */
213
6d0f6bcf
JCPV
214#define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */
215#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
13fdf8a6 216
6d0f6bcf
JCPV
217#define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000
218#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
219#define CONFIG_SYS_ATA_IDE1_OFFSET 0x0010
13fdf8a6 220
6d0f6bcf
JCPV
221#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
222#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
223#define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
13fdf8a6
SR
224
225/*
226 * For booting Linux, the board info and command line data
227 * have to be in the first 8 MB of memory, since this is
228 * the maximum mapped by the Linux kernel during initialization.
229 */
6d0f6bcf 230#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
13fdf8a6
SR
231/*-----------------------------------------------------------------------
232 * FLASH organization
233 */
234#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
235
6d0f6bcf
JCPV
236#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
237#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
13fdf8a6 238
6d0f6bcf
JCPV
239#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
240#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
13fdf8a6 241
6d0f6bcf
JCPV
242#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
243#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
244#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
13fdf8a6
SR
245/*
246 * The following defines are added for buggy IOP480 byte interface.
247 * All other boards should use the standard values (CPCI405 etc.)
248 */
6d0f6bcf
JCPV
249#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
250#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
251#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
13fdf8a6 252
6d0f6bcf 253#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
13fdf8a6 254
13fdf8a6
SR
255/*-----------------------------------------------------------------------
256 * Start addresses for the final memory configuration
257 * (Set up by the startup code)
6d0f6bcf 258 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
13fdf8a6 259 */
6d0f6bcf
JCPV
260#define CONFIG_SYS_SDRAM_BASE 0x00000000
261#define CONFIG_SYS_FLASH_BASE 0xFFF80000
14d0a02a 262#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
6d0f6bcf
JCPV
263#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
264#define CONFIG_SYS_MALLOC_LEN (2 * 1024*1024) /* Reserve 2 MB for malloc() */
265
266#if (CONFIG_SYS_MONITOR_BASE < FLASH_BASE0_PRELIM)
267# define CONFIG_SYS_RAMBOOT 1
13fdf8a6 268#else
6d0f6bcf 269# undef CONFIG_SYS_RAMBOOT
13fdf8a6
SR
270#endif
271
272/*-----------------------------------------------------------------------
273 * Environment Variable setup
274 */
bb1f8b4f 275#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
0e8d1586
JCPV
276#define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
277#define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
13fdf8a6
SR
278 /* total size of a CAT24WC16 is 2048 bytes */
279
6d0f6bcf
JCPV
280#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
281#define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
13fdf8a6
SR
282
283/*-----------------------------------------------------------------------
284 * I2C EEPROM (CAT24WC16) for environment
285 */
286#define CONFIG_HARD_I2C /* I2c with hardware support */
d0b0dcaa 287#define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
6d0f6bcf
JCPV
288#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
289#define CONFIG_SYS_I2C_SLAVE 0x7F
13fdf8a6 290
6d0f6bcf
JCPV
291#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT24WC08 */
292#define CONFIG_SYS_EEPROM_WREN 1
b56bd0fc 293
13fdf8a6 294/* CAT24WC32/64... */
6d0f6bcf 295#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
c837dcb1 296/* mask of address bits that overflow into the "EEPROM chip address" */
6d0f6bcf
JCPV
297#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x01
298#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* The Catalyst CAT24WC32 has */
13fdf8a6 299 /* 32 byte page write mode using*/
c837dcb1 300 /* last 5 bits of the address */
6d0f6bcf 301#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
13fdf8a6 302
13fdf8a6
SR
303/*-----------------------------------------------------------------------
304 * External Bus Controller (EBC) Setup
305 */
306
c837dcb1
WD
307#define CAN_BA 0xF0000000 /* CAN Base Address */
308#define DUART0_BA 0xF0000400 /* DUART Base Address */
309#define DUART1_BA 0xF0000408 /* DUART Base Address */
310#define RTC_BA 0xF0000500 /* RTC Base Address */
311#define VGA_BA 0xF1000000 /* Epson VGA Base Address */
6d0f6bcf 312#define CONFIG_SYS_NAND_BASE 0xF4000000 /* NAND FLASH Base Address */
13fdf8a6 313
c837dcb1 314/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
6d0f6bcf
JCPV
315#define CONFIG_SYS_EBC_PB0AP 0x92015480
316/*#define CONFIG_SYS_EBC_PB0AP 0x08055880 /XXX* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
317#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
13fdf8a6 318
c837dcb1 319/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
6d0f6bcf
JCPV
320#define CONFIG_SYS_EBC_PB1AP 0x92015480
321#define CONFIG_SYS_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
13fdf8a6 322
c837dcb1 323/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
6d0f6bcf
JCPV
324#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
325#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
13fdf8a6 326
c837dcb1 327/* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */
6d0f6bcf
JCPV
328#define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
329#define CONFIG_SYS_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
13fdf8a6 330
c837dcb1 331/* Memory Bank 4 (Epson VGA) initialization */
6d0f6bcf
JCPV
332#define CONFIG_SYS_EBC_PB4AP 0x03805380 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=0 */
333#define CONFIG_SYS_EBC_PB4CR VGA_BA | 0x7A000 /* BAS=0xF10,BS=8MB,BU=R/W,BW=16bit */
13fdf8a6 334
a20b27a3
SR
335/*-----------------------------------------------------------------------
336 * LCD Setup
337 */
338
6d0f6bcf
JCPV
339#define CONFIG_SYS_LCD_BIG_MEM 0xF1200000 /* Epson S1D13806 Mem Base Address */
340#define CONFIG_SYS_LCD_BIG_REG 0xF1000000 /* Epson S1D13806 Reg Base Address */
341#define CONFIG_SYS_LCD_SMALL_MEM 0xF1400000 /* Epson S1D13704 Mem Base Address */
342#define CONFIG_SYS_LCD_SMALL_REG 0xF140FFE0 /* Epson S1D13704 Reg Base Address */
a20b27a3 343
6d0f6bcf 344#define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (1 << 20)
a20b27a3 345
13fdf8a6
SR
346/*-----------------------------------------------------------------------
347 * FPGA stuff
348 */
349
6d0f6bcf 350#define CONFIG_SYS_FPGA_BASE_ADDR 0xF0100100 /* FPGA internal Base Address */
13fdf8a6
SR
351
352/* FPGA internal regs */
6d0f6bcf 353#define CONFIG_SYS_FPGA_CTRL 0x000
13fdf8a6
SR
354
355/* FPGA Control Reg */
6d0f6bcf
JCPV
356#define CONFIG_SYS_FPGA_CTRL_CF_RESET 0x0001
357#define CONFIG_SYS_FPGA_CTRL_WDI 0x0002
358#define CONFIG_SYS_FPGA_CTRL_PS2_RESET 0x0020
13fdf8a6 359
6d0f6bcf
JCPV
360#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
361#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
13fdf8a6
SR
362
363/* FPGA program pin configuration */
6d0f6bcf
JCPV
364#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
365#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
366#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
367#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
368#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
13fdf8a6
SR
369
370/*-----------------------------------------------------------------------
371 * Definitions for initial stack pointer and data area (in data cache)
372 */
373/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
6d0f6bcf 374#define CONFIG_SYS_TEMP_STACK_OCM 1
13fdf8a6
SR
375
376/* On Chip Memory location */
6d0f6bcf
JCPV
377#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
378#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
379#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
553f0982 380#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
13fdf8a6 381
25ddd1fb 382#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 383#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
13fdf8a6
SR
384
385/*-----------------------------------------------------------------------
386 * Definitions for GPIO setup (PPC405EP specific)
387 *
c837dcb1
WD
388 * GPIO0[0] - External Bus Controller BLAST output
389 * GPIO0[1-9] - Instruction trace outputs -> GPIO
13fdf8a6
SR
390 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
391 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
392 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
393 * GPIO0[24-27] - UART0 control signal inputs/outputs
394 * GPIO0[28-29] - UART1 data signal input/output
a20b27a3 395 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs -> GPIO
13fdf8a6 396 */
afabb498
SR
397#define CONFIG_SYS_GPIO0_OSRL 0x00000550
398#define CONFIG_SYS_GPIO0_OSRH 0x00000110
399#define CONFIG_SYS_GPIO0_ISR1L 0x00000000
400#define CONFIG_SYS_GPIO0_ISR1H 0x15555440
6d0f6bcf 401#define CONFIG_SYS_GPIO0_TSRL 0x00000000
afabb498 402#define CONFIG_SYS_GPIO0_TSRH 0x00000000
6d0f6bcf
JCPV
403#define CONFIG_SYS_GPIO0_TCR 0x777E0017
404
405#define CONFIG_SYS_DUART_RST (0x80000000 >> 14)
406#define CONFIG_SYS_LCD_ENDIAN (0x80000000 >> 7)
407#define CONFIG_SYS_IIC_ON (0x80000000 >> 8)
408#define CONFIG_SYS_LCD0_RST (0x80000000 >> 30)
409#define CONFIG_SYS_LCD1_RST (0x80000000 >> 31)
410#define CONFIG_SYS_EEPROM_WP (0x80000000 >> 0)
13fdf8a6 411
13fdf8a6
SR
412/*
413 * Default speed selection (cpu_plb_opb_ebc) in mhz.
414 * This value will be set if iic boot eprom is disabled.
415 */
416#if 1
c837dcb1
WD
417#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
418#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
13fdf8a6
SR
419#endif
420#if 0
c837dcb1
WD
421#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
422#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
13fdf8a6
SR
423#endif
424#if 0
c837dcb1
WD
425#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
426#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
13fdf8a6
SR
427#endif
428
429#endif /* __CONFIG_H */