]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/W7OLMC.h
pci: move pcidelay code to new location just before PCI bus scan
[people/ms/u-boot.git] / include / configs / W7OLMC.h
CommitLineData
e2211743
WD
1/*
2 * (C) Copyright 2001
3 * Erik Theisen, Wave 7 Optics, etheisen@mindspring.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405GP 1 /* This is a PPC405GP CPU */
37#define CONFIG_4xx 1 /* ...member of PPC405 family */
38#define CONFIG_W7O 1 /* ...on a Wave 7 Optics board */
39#define CONFIG_W7OLMC 1 /* ...specifically an LMC */
40
2ae18241
WD
41#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
42
c837dcb1
WD
43#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
44#define CONFIG_MISC_INIT_F 1 /* and misc_init_f() */
3a8f28d0 45#define CONFIG_MISC_INIT_R 1 /* and misc_init_r() */
e2211743
WD
46
47#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
48
49#define CONFIG_BAUDRATE 9600
50#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
51
52#if 1
53#define CONFIG_BOOTCOMMAND "bootvx" /* VxWorks boot command */
54#else
55#define CONFIG_BOOTCOMMAND "bootp" /* autoboot command */
56#endif
57
58#undef CONFIG_BOOTARGS
59
60#define CONFIG_LOADADDR F0080000
61
62#define CONFIG_ETHADDR 00:06:0D:00:00:00 /* Default, overridden at boot */
63#define CONFIG_OVERWRITE_ETHADDR_ONCE
64#define CONFIG_IPADDR 192.168.1.1
65#define CONFIG_NETMASK 255.255.255.0
66#define CONFIG_SERVERIP 192.168.1.2
67
68#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 69#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* disallow baudrate change */
e2211743 70
96e21f86 71#define CONFIG_PPC4xx_EMAC
e2211743
WD
72#define CONFIG_MII 1 /* MII PHY management */
73#define CONFIG_PHY_ADDR 0 /* PHY address */
74
75#define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */
76
a1aa0bb5
JL
77/*
78 * BOOTP options
79 */
80#define CONFIG_BOOTP_BOOTFILESIZE
81#define CONFIG_BOOTP_BOOTPATH
82#define CONFIG_BOOTP_GATEWAY
83#define CONFIG_BOOTP_HOSTNAME
84
85
a5562901
JL
86/*
87 * Command line configuration.
88 */
89#include <config_cmd_default.h>
90
91#define CONFIG_CMD_PCI
92#define CONFIG_CMD_IRQ
93#define CONFIG_CMD_ASKENV
94#define CONFIG_CMD_DHCP
95#define CONFIG_CMD_BEDBUG
96#define CONFIG_CMD_DATE
97#define CONFIG_CMD_I2C
98#define CONFIG_CMD_EEPROM
99#define CONFIG_CMD_ELF
100#define CONFIG_CMD_BSP
101#define CONFIG_CMD_REGINFO
e2211743
WD
102
103#undef CONFIG_WATCHDOG /* watchdog disabled */
104#define CONFIG_HW_WATCHDOG /* HW Watchdog, board specific */
105
106#define CONFIG_SPD_EEPROM /* SPD EEPROM for SDRAM param. */
db2f721f 107#define CONFIG_SPDDRAM_SILENT /* No output if spd fails */
e2211743
WD
108/*
109 * Miscellaneous configurable options
110 */
6d0f6bcf
JCPV
111#define CONFIG_SYS_LONGHELP /* undef to save memory */
112#define CONFIG_SYS_PROMPT "Wave7Optics> " /* Monitor Command Prompt */
113#undef CONFIG_SYS_HUSH_PARSER /* No hush parse for U-Boot */
114#ifdef CONFIG_SYS_HUSH_PARSER
115#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
e2211743 116#endif
a5562901 117#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 118#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
e2211743 119#else
6d0f6bcf 120#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
e2211743 121#endif
6d0f6bcf
JCPV
122#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
123#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
124#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
e2211743 125
6d0f6bcf
JCPV
126#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
127#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
e2211743 128
550650dd
SR
129#define CONFIG_CONS_INDEX 1 /* Use UART0 */
130#define CONFIG_SYS_NS16550
131#define CONFIG_SYS_NS16550_SERIAL
132#define CONFIG_SYS_NS16550_REG_SIZE 1
133#define CONFIG_SYS_NS16550_CLK get_serial_clock()
134
6d0f6bcf
JCPV
135#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
136#define CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
137#define CONFIG_SYS_BASE_BAUD 384000
e2211743
WD
138
139
140/* The following table includes the supported baudrates */
6d0f6bcf 141#define CONFIG_SYS_BAUDRATE_TABLE {9600}
e2211743 142
6d0f6bcf
JCPV
143#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
144#define CONFIG_SYS_EXTBDINFO 1 /* use extended board_info (bd_t) */
e2211743 145
6d0f6bcf 146#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
e2211743
WD
147
148/*-----------------------------------------------------------------------
149 * PCI stuff
150 *-----------------------------------------------------------------------
151 */
152#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
153#define PCI_HOST_FORCE 1 /* configure as pci host */
154#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
155
156
157#define CONFIG_PCI /* include pci support */
158#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
159#define CONFIG_PCI_PNP /* pci plug-and-play */
160/* resource configuration */
6d0f6bcf
JCPV
161#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* PCI Vendor ID: IBM */
162#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0156 /* PCI Device ID: 405GP */
163#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
164#define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
165#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
166#define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
167#define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
168#define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
e2211743
WD
169
170/*-----------------------------------------------------------------------
171 * Set up values for external bus controller
172 * used by cpu_init.c
173 *-----------------------------------------------------------------------
174 */
175 /* Don't use PerWE instead of PCI_INT ( these functions share a pin ) */
176#undef CONFIG_USE_PERWE
177
178/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
6d0f6bcf 179#define CONFIG_SYS_TEMP_STACK_OCM 1
e2211743
WD
180
181/* bank 0 is boot flash */
182/* BME=0,TWT=6,CSN=1,OEN=1,WBN=0,WBF=0,TH=2,RE=0,SOR=0,BEM=1,PEN=0 */
6d0f6bcf 183#define CONFIG_SYS_W7O_EBC_PB0AP 0x03050440
e2211743 184/* BAS=0xFFE,BS=0x1(2MB),BU=0x3(R/W),BW=0x0(8 bits) */
6d0f6bcf 185#define CONFIG_SYS_W7O_EBC_PB0CR 0xFFE38000
e2211743
WD
186
187/* bank 1 is main flash */
188/* BME=0,TWT=11,CSN=1,OEN=1,WBN=0,WBF=0,TH=1,RE=0,SOR=0,BEM=1,PEN=0 */
6d0f6bcf 189#define CONFIG_SYS_EBC_PB1AP 0x05850240
e2211743 190/* BAS=0xF00,BS=0x7(128MB),BU=0x3(R/W),BW=0x10(32 bits) */
6d0f6bcf 191#define CONFIG_SYS_EBC_PB1CR 0xF00FC000
e2211743
WD
192
193/* bank 2 is RTC/NVRAM */
194/* BME=0,TWT=6,CSN=0,OEN=0,WBN=0,WBF=0,TH=2,RE=0,SOR=0,BEM=1,PEN=0 */
6d0f6bcf 195#define CONFIG_SYS_EBC_PB2AP 0x03000440
e2211743 196/* BAS=0xFC0,BS=0x0(1MB),BU=0x3(R/W),BW=0x0(8 bits) */
6d0f6bcf 197#define CONFIG_SYS_EBC_PB2CR 0xFC018000
e2211743
WD
198
199/* bank 3 is FPGA 0 */
200/* BME=0,TWT=4,CSN=0,OEN=0,WBN=0,WBF=0,TH=2,RE=0,SOR=0,BEM=0,PEN=0 */
6d0f6bcf 201#define CONFIG_SYS_EBC_PB3AP 0x02000400
e2211743 202/* BAS=0xFD0,BS=0x0(1MB),BU=0x3(R/W),BW=0x1(16 bits) */
6d0f6bcf 203#define CONFIG_SYS_EBC_PB3CR 0xFD01A000
e2211743
WD
204
205/* bank 4 is FPGA 1 */
206/* BME=,TWT=,CSN=,OEN=,WBN=,WBF=,TH=,RE=,SOR=,BEM=,PEN= */
6d0f6bcf 207#define CONFIG_SYS_EBC_PB4AP 0x02000400
e2211743 208/* BAS=,BS=,BU=0x3(R/W),BW=0x0(8 bits) */
6d0f6bcf 209#define CONFIG_SYS_EBC_PB4CR 0xFD11A000
e2211743
WD
210
211/* bank 5 is FPGA 2 */
212/* BME=,TWT=,CSN=,OEN=,WBN=,WBF=,TH=,RE=,SOR=,BEM=,PEN= */
6d0f6bcf 213#define CONFIG_SYS_EBC_PB5AP 0x02000400
e2211743 214/* BAS=,BS=,BU=0x3(R/W),BW=0x1(16 bits) */
6d0f6bcf 215#define CONFIG_SYS_EBC_PB5CR 0xFD21A000
e2211743
WD
216
217/* bank 6 is unused */
d1c3b275 218/* PB6AP = 0 */
6d0f6bcf 219#define CONFIG_SYS_EBC_PB6AP 0x00000000
d1c3b275 220/* PB6CR = 0 */
6d0f6bcf 221#define CONFIG_SYS_EBC_PB6CR 0x00000000
e2211743
WD
222
223/* bank 7 is LED register */
224/* BME=0,TWT=6,CSN=1,OEN=1,WBN=0,WBF=0,TH=2,RE=0,SOR=0,BEM=1,PEN=0 */
6d0f6bcf 225#define CONFIG_SYS_W7O_EBC_PB7AP 0x03050440
e2211743 226/* BAS=0xFE0,BS=0x0(1MB),BU=0x3(R/W),BW=0x2(32 bits) */
6d0f6bcf 227#define CONFIG_SYS_W7O_EBC_PB7CR 0xFE01C000
e2211743
WD
228
229/*-----------------------------------------------------------------------
230 * Start addresses for the final memory configuration
231 * (Set up by the startup code)
6d0f6bcf 232 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
e2211743 233 */
6d0f6bcf
JCPV
234#define CONFIG_SYS_SDRAM_BASE 0x00000000
235#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
236#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
237#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
238#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
e2211743
WD
239
240/*
241 * For booting Linux, the board info and command line data
242 * have to be in the first 8 MB of memory, since this is
243 * the maximum mapped by the Linux kernel during initialization.
244 */
6d0f6bcf 245#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
e2211743
WD
246/*-----------------------------------------------------------------------
247 * FLASH organization
248 */
6d0f6bcf
JCPV
249#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
250#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sec on 1 chip */
e2211743 251
6d0f6bcf
JCPV
252#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout, Flash Erase, in ms */
253#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout, Flash Write, in ms */
254#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use real Flash protection */
e2211743
WD
255
256#if 1 /* Use NVRAM for environment variables */
257/*-----------------------------------------------------------------------
258 * NVRAM organization
259 */
9314cee6 260#define CONFIG_ENV_IS_IN_NVRAM 1 /* use NVRAM for env vars */
6d0f6bcf
JCPV
261#define CONFIG_SYS_NVRAM_BASE_ADDR 0xfc000000 /* NVRAM base address */
262#define CONFIG_SYS_NVRAM_SIZE (32*1024) /* NVRAM size */
0e8d1586
JCPV
263#define CONFIG_ENV_SIZE 0x1000 /* Size of Environment vars */
264/*define CONFIG_ENV_ADDR \
6d0f6bcf
JCPV
265 (CONFIG_SYS_NVRAM_BASE_ADDR+CONFIG_SYS_NVRAM_SIZE-CONFIG_ENV_SIZE) Env */
266#define CONFIG_ENV_ADDR CONFIG_SYS_NVRAM_BASE_ADDR
e2211743
WD
267
268#else /* Use Boot Flash for environment variables */
269/*-----------------------------------------------------------------------
270 * Flash EEPROM for environment
271 */
5a1aceb0 272#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
273#define CONFIG_ENV_OFFSET 0x00040000 /* Offset of Environment Sector */
274#define CONFIG_ENV_SIZE 0x10000 /* Total Size of env. sector */
e2211743 275
0e8d1586 276#define CONFIG_ENV_SECT_SIZE 0x10000 /* see README - env sec tot sze */
e2211743
WD
277#endif
278
279/*-----------------------------------------------------------------------
280 * I2C EEPROM (CAT24WC08) for environment
281 */
282#define CONFIG_HARD_I2C /* I2c with hardware support */
d0b0dcaa 283#define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
6d0f6bcf
JCPV
284#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
285#define CONFIG_SYS_I2C_SLAVE 0x7F
e2211743 286
6d0f6bcf
JCPV
287#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
288#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
e2211743 289/* mask of address bits that overflow into the "EEPROM chip address" */
6d0f6bcf
JCPV
290#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
291#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
e2211743
WD
292 /* 16 byte page write mode using*/
293 /* last 4 bits of the address */
6d0f6bcf 294#define CONFIG_SYS_I2C_MULTI_EEPROMS
e2211743
WD
295/*-----------------------------------------------------------------------
296 * Definitions for Serial Presence Detect EEPROM address
297 * (to get SDRAM settings)
298 */
299#define SPD_EEPROM_ADDRESS 0x50 /* XXX conflicting address!!! XXX */
300
e2211743
WD
301/*
302 * Init Memory Controller:
303 */
304#define FLASH_BASE0_PRELIM 0xFFE00000 /* FLASH bank #0 */
305#define FLASH_BASE1_PRELIM 0xF0000000 /* FLASH bank #1 */
306
307/* On Chip Memory location */
6d0f6bcf
JCPV
308#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
309#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
e2211743
WD
310
311/*-----------------------------------------------------------------------
312 * Definitions for initial stack pointer and data area (in RAM)
313 */
6d0f6bcf 314#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
553f0982 315#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
25ddd1fb 316#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 317#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
e2211743 318
a5562901 319#if defined(CONFIG_CMD_KGDB)
e2211743
WD
320#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
321#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
322#endif
323
324/*
325 * FPGA(s) configuration
326 */
6d0f6bcf 327#define CONFIG_SYS_FPGA_IMAGE_LEN 0x80000 /* 512KB FPGA image */
e2211743
WD
328#define CONFIG_NUM_FPGAS 3 /* Number of FPGAs on board */
329#define CONFIG_MAX_FPGAS 6 /* Maximum number of FPGAs */
330#define CONFIG_FPGAS_BASE 0xFD000000L /* Base address of FPGAs */
331#define CONFIG_FPGAS_BANK_SIZE 0x00100000L /* FPGAs' mmap bank size */
332
333#endif /* __CONFIG_H */