]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/WUH405.h
Add "GPL cleanup" task to feature-removal-schedule.txt
[people/ms/u-boot.git] / include / configs / WUH405.h
CommitLineData
a20b27a3
SR
1/*
2 * (C) Copyright 2004
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
82f4c6ac 35#define CONFIG_IDENT_STRING " $Name: $"
a20b27a3
SR
36
37#define CONFIG_405EP 1 /* This is a PPC405 CPU */
38#define CONFIG_4xx 1 /* ...member of PPC4xx family */
39#define CONFIG_WUH405 1 /* ...on a WUH405 board */
40
41#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
42#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
43
44#define CONFIG_SYS_CLK_FREQ 33333300 /* external frequency to pll */
45
46#define CONFIG_BAUDRATE 9600
47#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
48
49#undef CONFIG_BOOTARGS
50#undef CONFIG_BOOTCOMMAND
51
52#define CONFIG_PREBOOT /* enable preboot variable */
53
54#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 55#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
a20b27a3 56
96e21f86 57#define CONFIG_PPC4xx_EMAC
a20b27a3
SR
58#define CONFIG_MII 1 /* MII PHY management */
59#define CONFIG_PHY_ADDR 0 /* PHY address */
60#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
61
62#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
63
a5562901 64
a1aa0bb5
JL
65/*
66 * BOOTP options
67 */
68#define CONFIG_BOOTP_BOOTFILESIZE
69#define CONFIG_BOOTP_BOOTPATH
70#define CONFIG_BOOTP_GATEWAY
71#define CONFIG_BOOTP_HOSTNAME
72
73
a5562901
JL
74/*
75 * Command line configuration.
76 */
77#include <config_cmd_default.h>
78
79#define CONFIG_CMD_DHCP
80#define CONFIG_CMD_IRQ
81#define CONFIG_CMD_ELF
82#define CONFIG_CMD_NAND
83#define CONFIG_CMD_DATE
84#define CONFIG_CMD_I2C
85#define CONFIG_CMD_MII
86#define CONFIG_CMD_PING
87#define CONFIG_CMD_EEPROM
88
a20b27a3
SR
89
90#undef CONFIG_WATCHDOG /* watchdog disabled */
91
92#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
6d0f6bcf 93#define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
a20b27a3
SR
94
95#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
96
97/*
98 * Miscellaneous configurable options
99 */
6d0f6bcf
JCPV
100#define CONFIG_SYS_LONGHELP /* undef to save memory */
101#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
a20b27a3 102
6d0f6bcf
JCPV
103#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
104#ifdef CONFIG_SYS_HUSH_PARSER
105#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
a20b27a3
SR
106#endif
107
a5562901 108#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 109#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
a20b27a3 110#else
6d0f6bcf 111#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
a20b27a3 112#endif
6d0f6bcf
JCPV
113#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
114#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
115#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
a20b27a3 116
6d0f6bcf 117#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
a20b27a3 118
6d0f6bcf 119#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
a20b27a3 120
6d0f6bcf
JCPV
121#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
122#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
a20b27a3 123
6d0f6bcf 124#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
6d0f6bcf 125#define CONFIG_SYS_BASE_BAUD 691200
a20b27a3
SR
126#define CONFIG_UART1_CONSOLE /* define for uart1 as console */
127
128/* The following table includes the supported baudrates */
6d0f6bcf 129#define CONFIG_SYS_BAUDRATE_TABLE \
a20b27a3
SR
130 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
131 57600, 115200, 230400, 460800, 921600 }
132
6d0f6bcf
JCPV
133#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
134#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
a20b27a3 135
6d0f6bcf 136#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
a20b27a3
SR
137
138#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
139
140#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
141
6d0f6bcf 142#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
a20b27a3
SR
143
144/*-----------------------------------------------------------------------
145 * NAND-FLASH stuff
146 *-----------------------------------------------------------------------
147 */
6d0f6bcf 148#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
6d0f6bcf 149#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
bd84ee4c
MF
150#define NAND_BIG_DELAY_US 25
151
6d0f6bcf
JCPV
152#define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
153#define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
154#define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
155#define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
bd84ee4c 156
6d0f6bcf 157#define CONFIG_SYS_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
a20b27a3
SR
158
159/*-----------------------------------------------------------------------
160 * PCI stuff
161 *-----------------------------------------------------------------------
162 */
163#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
164#define PCI_HOST_FORCE 1 /* configure as pci host */
165#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
166
167#define CONFIG_PCI /* include pci support */
168#define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
169#undef CONFIG_PCI_PNP /* do pci plug-and-play */
170 /* resource configuration */
171
172#undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
173
6d0f6bcf
JCPV
174#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
175#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
176#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
177#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
178#define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
179#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
180#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
181#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
182#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
a20b27a3
SR
183
184/*-----------------------------------------------------------------------
185 * Start addresses for the final memory configuration
186 * (Set up by the startup code)
6d0f6bcf 187 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
a20b27a3 188 */
6d0f6bcf
JCPV
189#define CONFIG_SYS_SDRAM_BASE 0x00000000
190#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
191#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
192#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
193#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
a20b27a3
SR
194
195/*
196 * For booting Linux, the board info and command line data
197 * have to be in the first 8 MB of memory, since this is
198 * the maximum mapped by the Linux kernel during initialization.
199 */
6d0f6bcf 200#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
a20b27a3
SR
201/*-----------------------------------------------------------------------
202 * FLASH organization
203 */
6d0f6bcf
JCPV
204#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
205#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
a20b27a3 206
6d0f6bcf
JCPV
207#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
208#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
a20b27a3 209
6d0f6bcf
JCPV
210#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
211#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
212#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
a20b27a3
SR
213/*
214 * The following defines are added for buggy IOP480 byte interface.
215 * All other boards should use the standard values (CPCI405 etc.)
216 */
6d0f6bcf
JCPV
217#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
218#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
219#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
a20b27a3 220
6d0f6bcf 221#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
a20b27a3
SR
222
223#if 0 /* test-only */
6d0f6bcf
JCPV
224#define CONFIG_SYS_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
225#define CONFIG_SYS_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
a20b27a3
SR
226#endif
227
228/*-----------------------------------------------------------------------
229 * Environment Variable setup
230 */
bb1f8b4f 231#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
0e8d1586
JCPV
232#define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
233#define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
a20b27a3
SR
234 /* total size of a CAT24WC16 is 2048 bytes */
235
6d0f6bcf
JCPV
236#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
237#define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
a20b27a3
SR
238
239/*-----------------------------------------------------------------------
240 * I2C EEPROM (CAT24WC16) for environment
241 */
242#define CONFIG_HARD_I2C /* I2c with hardware support */
6d0f6bcf
JCPV
243#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
244#define CONFIG_SYS_I2C_SLAVE 0x7F
a20b27a3 245
6d0f6bcf
JCPV
246#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
247#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
a20b27a3 248/* mask of address bits that overflow into the "EEPROM chip address" */
6d0f6bcf
JCPV
249#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
250#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
a20b27a3
SR
251 /* 16 byte page write mode using*/
252 /* last 4 bits of the address */
6d0f6bcf 253#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
a20b27a3 254
a20b27a3
SR
255/*
256 * Init Memory Controller:
257 *
258 * BR0/1 and OR0/1 (FLASH)
259 */
260
261#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
262
263/*-----------------------------------------------------------------------
264 * External Bus Controller (EBC) Setup
265 */
266
267/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
6d0f6bcf
JCPV
268#define CONFIG_SYS_EBC_PB0AP 0x92015480
269/*#define CONFIG_SYS_EBC_PB0AP 0x08055880 /XXX* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
270#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
a20b27a3
SR
271
272/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
6d0f6bcf
JCPV
273#define CONFIG_SYS_EBC_PB1AP 0x92015480
274#define CONFIG_SYS_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
a20b27a3
SR
275
276/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
6d0f6bcf
JCPV
277#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
278#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
a20b27a3
SR
279
280/* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */
6d0f6bcf
JCPV
281#define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
282#define CONFIG_SYS_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
a20b27a3
SR
283
284#define CAN_BA 0xF0000000 /* CAN Base Address */
285#define DUART0_BA 0xF0000400 /* DUART Base Address */
286#define DUART1_BA 0xF0000408 /* DUART Base Address */
287#define DUART2_BA 0xF0000410 /* DUART Base Address */
288#define DUART3_BA 0xF0000418 /* DUART Base Address */
289#define RTC_BA 0xF0000500 /* RTC Base Address */
6d0f6bcf 290#define CONFIG_SYS_NAND_BASE 0xF4000000
a20b27a3
SR
291
292/*-----------------------------------------------------------------------
293 * FPGA stuff
294 */
6d0f6bcf
JCPV
295#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
296#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
a20b27a3
SR
297
298/* FPGA program pin configuration */
6d0f6bcf
JCPV
299#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
300#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
301#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
302#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
303#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
a20b27a3
SR
304
305/*-----------------------------------------------------------------------
306 * Definitions for initial stack pointer and data area (in data cache)
307 */
308/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
6d0f6bcf 309#define CONFIG_SYS_TEMP_STACK_OCM 1
a20b27a3
SR
310
311/* On Chip Memory location */
6d0f6bcf
JCPV
312#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
313#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
314#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
315#define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM */
a20b27a3 316
6d0f6bcf
JCPV
317#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
318#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
319#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
a20b27a3
SR
320
321/*-----------------------------------------------------------------------
322 * Definitions for GPIO setup (PPC405EP specific)
323 *
324 * GPIO0[0] - External Bus Controller BLAST output
325 * GPIO0[1-9] - Instruction trace outputs -> GPIO
326 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
327 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
328 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
329 * GPIO0[24-27] - UART0 control signal inputs/outputs
330 * GPIO0[28-29] - UART1 data signal input/output
331 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
332 */
6d0f6bcf
JCPV
333#define CONFIG_SYS_GPIO0_OSRH 0x40000550
334#define CONFIG_SYS_GPIO0_OSRL 0x00000110
335#define CONFIG_SYS_GPIO0_ISR1H 0x00000000
336#define CONFIG_SYS_GPIO0_ISR1L 0x15555445
337#define CONFIG_SYS_GPIO0_TSRH 0x00000000
338#define CONFIG_SYS_GPIO0_TSRL 0x00000000
339#define CONFIG_SYS_GPIO0_TCR 0xF7FE0014
340
341#define CONFIG_SYS_DUART_RST (0x80000000 >> 14)
a20b27a3
SR
342
343/*
344 * Internal Definitions
345 *
346 * Boot Flags
347 */
348#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
349#define BOOTFLAG_WARM 0x02 /* Software reboot */
350
351/*
352 * Default speed selection (cpu_plb_opb_ebc) in mhz.
353 * This value will be set if iic boot eprom is disabled.
354 */
355#if 0
356#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
357#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
358#endif
359#if 1
360#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
361#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
362#endif
363#if 0
364#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
365#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
366#endif
367
368#endif /* __CONFIG_H */