]> git.ipfire.org Git - thirdparty/u-boot.git/blame - include/configs/WUH405.h
Add GPL-2.0+ SPDX-License-Identifier to source files
[thirdparty/u-boot.git] / include / configs / WUH405.h
CommitLineData
a20b27a3
SR
1/*
2 * (C) Copyright 2004
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
1a459660 5 * SPDX-License-Identifier: GPL-2.0+
a20b27a3
SR
6 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
82f4c6ac 19#define CONFIG_IDENT_STRING " $Name: $"
a20b27a3
SR
20
21#define CONFIG_405EP 1 /* This is a PPC405 CPU */
22#define CONFIG_4xx 1 /* ...member of PPC4xx family */
23#define CONFIG_WUH405 1 /* ...on a WUH405 board */
24
2ae18241
WD
25#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
26
a20b27a3
SR
27#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
28#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
29
30#define CONFIG_SYS_CLK_FREQ 33333300 /* external frequency to pll */
31
32#define CONFIG_BAUDRATE 9600
33#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
34
35#undef CONFIG_BOOTARGS
36#undef CONFIG_BOOTCOMMAND
37
38#define CONFIG_PREBOOT /* enable preboot variable */
39
40#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 41#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
a20b27a3 42
96e21f86 43#define CONFIG_PPC4xx_EMAC
a20b27a3
SR
44#define CONFIG_MII 1 /* MII PHY management */
45#define CONFIG_PHY_ADDR 0 /* PHY address */
46#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
47
48#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
49
a5562901 50
a1aa0bb5
JL
51/*
52 * BOOTP options
53 */
54#define CONFIG_BOOTP_BOOTFILESIZE
55#define CONFIG_BOOTP_BOOTPATH
56#define CONFIG_BOOTP_GATEWAY
57#define CONFIG_BOOTP_HOSTNAME
58
59
a5562901
JL
60/*
61 * Command line configuration.
62 */
63#include <config_cmd_default.h>
64
65#define CONFIG_CMD_DHCP
66#define CONFIG_CMD_IRQ
67#define CONFIG_CMD_ELF
68#define CONFIG_CMD_NAND
69#define CONFIG_CMD_DATE
70#define CONFIG_CMD_I2C
71#define CONFIG_CMD_MII
72#define CONFIG_CMD_PING
73#define CONFIG_CMD_EEPROM
74
a20b27a3
SR
75
76#undef CONFIG_WATCHDOG /* watchdog disabled */
77
78#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
6d0f6bcf 79#define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
a20b27a3
SR
80
81#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
82
83/*
84 * Miscellaneous configurable options
85 */
6d0f6bcf
JCPV
86#define CONFIG_SYS_LONGHELP /* undef to save memory */
87#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
a20b27a3 88
6d0f6bcf 89#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
a20b27a3 90
a5562901 91#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 92#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
a20b27a3 93#else
6d0f6bcf 94#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
a20b27a3 95#endif
6d0f6bcf
JCPV
96#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
97#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
98#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
a20b27a3 99
6d0f6bcf 100#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
a20b27a3 101
6d0f6bcf 102#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
a20b27a3 103
6d0f6bcf
JCPV
104#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
105#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
a20b27a3 106
550650dd
SR
107#define CONFIG_CONS_INDEX 2 /* Use UART1 */
108#define CONFIG_SYS_NS16550
109#define CONFIG_SYS_NS16550_SERIAL
110#define CONFIG_SYS_NS16550_REG_SIZE 1
111#define CONFIG_SYS_NS16550_CLK get_serial_clock()
112
6d0f6bcf 113#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
6d0f6bcf 114#define CONFIG_SYS_BASE_BAUD 691200
a20b27a3
SR
115
116/* The following table includes the supported baudrates */
6d0f6bcf 117#define CONFIG_SYS_BAUDRATE_TABLE \
a20b27a3
SR
118 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
119 57600, 115200, 230400, 460800, 921600 }
120
6d0f6bcf
JCPV
121#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
122#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
a20b27a3 123
6d0f6bcf 124#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
a20b27a3
SR
125
126#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
127
128#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
129
6d0f6bcf 130#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
a20b27a3
SR
131
132/*-----------------------------------------------------------------------
133 * NAND-FLASH stuff
134 *-----------------------------------------------------------------------
135 */
6d0f6bcf 136#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
6d0f6bcf 137#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
bd84ee4c
MF
138#define NAND_BIG_DELAY_US 25
139
6d0f6bcf
JCPV
140#define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
141#define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
142#define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
143#define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
bd84ee4c 144
6d0f6bcf 145#define CONFIG_SYS_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
a20b27a3
SR
146
147/*-----------------------------------------------------------------------
148 * PCI stuff
149 *-----------------------------------------------------------------------
150 */
151#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
152#define PCI_HOST_FORCE 1 /* configure as pci host */
153#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
154
155#define CONFIG_PCI /* include pci support */
842033e6 156#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
a20b27a3
SR
157#define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
158#undef CONFIG_PCI_PNP /* do pci plug-and-play */
159 /* resource configuration */
160
161#undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
162
6d0f6bcf
JCPV
163#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
164#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
165#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
166#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
167#define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
168#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
169#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
170#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
171#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
a20b27a3
SR
172
173/*-----------------------------------------------------------------------
174 * Start addresses for the final memory configuration
175 * (Set up by the startup code)
6d0f6bcf 176 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
a20b27a3 177 */
6d0f6bcf
JCPV
178#define CONFIG_SYS_SDRAM_BASE 0x00000000
179#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
180#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
181#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
182#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
a20b27a3
SR
183
184/*
185 * For booting Linux, the board info and command line data
186 * have to be in the first 8 MB of memory, since this is
187 * the maximum mapped by the Linux kernel during initialization.
188 */
6d0f6bcf 189#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
a20b27a3
SR
190/*-----------------------------------------------------------------------
191 * FLASH organization
192 */
6d0f6bcf
JCPV
193#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
194#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
a20b27a3 195
6d0f6bcf
JCPV
196#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
197#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
a20b27a3 198
6d0f6bcf
JCPV
199#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
200#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
201#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
a20b27a3
SR
202/*
203 * The following defines are added for buggy IOP480 byte interface.
204 * All other boards should use the standard values (CPCI405 etc.)
205 */
6d0f6bcf
JCPV
206#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
207#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
208#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
a20b27a3 209
6d0f6bcf 210#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
a20b27a3
SR
211
212#if 0 /* test-only */
6d0f6bcf
JCPV
213#define CONFIG_SYS_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
214#define CONFIG_SYS_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
a20b27a3
SR
215#endif
216
217/*-----------------------------------------------------------------------
218 * Environment Variable setup
219 */
bb1f8b4f 220#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
0e8d1586
JCPV
221#define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
222#define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
a20b27a3
SR
223 /* total size of a CAT24WC16 is 2048 bytes */
224
6d0f6bcf
JCPV
225#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
226#define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
a20b27a3
SR
227
228/*-----------------------------------------------------------------------
229 * I2C EEPROM (CAT24WC16) for environment
230 */
231#define CONFIG_HARD_I2C /* I2c with hardware support */
d0b0dcaa 232#define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
6d0f6bcf
JCPV
233#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
234#define CONFIG_SYS_I2C_SLAVE 0x7F
a20b27a3 235
6d0f6bcf
JCPV
236#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
237#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
a20b27a3 238/* mask of address bits that overflow into the "EEPROM chip address" */
6d0f6bcf
JCPV
239#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
240#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
a20b27a3
SR
241 /* 16 byte page write mode using*/
242 /* last 4 bits of the address */
6d0f6bcf 243#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
a20b27a3 244
a20b27a3
SR
245/*
246 * Init Memory Controller:
247 *
248 * BR0/1 and OR0/1 (FLASH)
249 */
250
251#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
252
253/*-----------------------------------------------------------------------
254 * External Bus Controller (EBC) Setup
255 */
256
257/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
6d0f6bcf
JCPV
258#define CONFIG_SYS_EBC_PB0AP 0x92015480
259/*#define CONFIG_SYS_EBC_PB0AP 0x08055880 /XXX* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
260#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
a20b27a3
SR
261
262/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
6d0f6bcf
JCPV
263#define CONFIG_SYS_EBC_PB1AP 0x92015480
264#define CONFIG_SYS_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
a20b27a3
SR
265
266/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
6d0f6bcf
JCPV
267#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
268#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
a20b27a3
SR
269
270/* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */
6d0f6bcf
JCPV
271#define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
272#define CONFIG_SYS_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
a20b27a3
SR
273
274#define CAN_BA 0xF0000000 /* CAN Base Address */
275#define DUART0_BA 0xF0000400 /* DUART Base Address */
276#define DUART1_BA 0xF0000408 /* DUART Base Address */
277#define DUART2_BA 0xF0000410 /* DUART Base Address */
278#define DUART3_BA 0xF0000418 /* DUART Base Address */
279#define RTC_BA 0xF0000500 /* RTC Base Address */
6d0f6bcf 280#define CONFIG_SYS_NAND_BASE 0xF4000000
a20b27a3
SR
281
282/*-----------------------------------------------------------------------
283 * FPGA stuff
284 */
6d0f6bcf
JCPV
285#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
286#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
a20b27a3
SR
287
288/* FPGA program pin configuration */
6d0f6bcf
JCPV
289#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
290#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
291#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
292#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
293#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
a20b27a3
SR
294
295/*-----------------------------------------------------------------------
296 * Definitions for initial stack pointer and data area (in data cache)
297 */
298/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
6d0f6bcf 299#define CONFIG_SYS_TEMP_STACK_OCM 1
a20b27a3
SR
300
301/* On Chip Memory location */
6d0f6bcf
JCPV
302#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
303#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
304#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
553f0982 305#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
a20b27a3 306
25ddd1fb 307#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 308#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
a20b27a3
SR
309
310/*-----------------------------------------------------------------------
311 * Definitions for GPIO setup (PPC405EP specific)
312 *
313 * GPIO0[0] - External Bus Controller BLAST output
314 * GPIO0[1-9] - Instruction trace outputs -> GPIO
315 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
316 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
317 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
318 * GPIO0[24-27] - UART0 control signal inputs/outputs
319 * GPIO0[28-29] - UART1 data signal input/output
320 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
321 */
afabb498
SR
322#define CONFIG_SYS_GPIO0_OSRL 0x40000550
323#define CONFIG_SYS_GPIO0_OSRH 0x00000110
324#define CONFIG_SYS_GPIO0_ISR1L 0x00000000
325#define CONFIG_SYS_GPIO0_ISR1H 0x15555445
6d0f6bcf 326#define CONFIG_SYS_GPIO0_TSRL 0x00000000
afabb498 327#define CONFIG_SYS_GPIO0_TSRH 0x00000000
6d0f6bcf
JCPV
328#define CONFIG_SYS_GPIO0_TCR 0xF7FE0014
329
330#define CONFIG_SYS_DUART_RST (0x80000000 >> 14)
a20b27a3 331
a20b27a3
SR
332/*
333 * Default speed selection (cpu_plb_opb_ebc) in mhz.
334 * This value will be set if iic boot eprom is disabled.
335 */
336#if 0
337#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
338#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
339#endif
340#if 1
341#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
342#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
343#endif
344#if 0
345#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
346#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
347#endif
348
349#endif /* __CONFIG_H */