]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ZUMA.h
Add common (with Linux) MTD partition scheme and "mtdparts" command
[people/ms/u-boot.git] / include / configs / ZUMA.h
CommitLineData
c609719b
WD
1/*
2 * (C) Copyright 2001
3 * Josh Huber <huber@mclx.com>, Mission Critical Linux, Inc.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
c609719b
WD
31#define CFG_GT_6426x GT_64260 /* with a 64260 system controller */
32#define CONFIG_ETHER_PORT_MII /* use two MII ports */
33#define CONFIG_INTEL_LXT97X /* Intel LXT97X phy */
34
35#ifndef __ASSEMBLY__
36#include <galileo/core.h>
37#endif
38
39#include "../board/evb64260/local.h"
40
41#define CONFIG_EVB64260 1 /* this is an EVB64260 board */
42#define CONFIG_ZUMA_V2 1 /* always define this for ZUMA v2 */
43
44/* #define CONFIG_ZUMA_V2_OLD 1 */ /* backwards compat for old V2 board */
45
46#define CONFIG_BAUDRATE 38400 /* console baudrate = 38400 */
47
48#define CONFIG_ECC /* enable ECC support */
49
50#define CONFIG_750CX /* we have a 750CX/CXe (override local.h) */
51
52/* which initialization functions to call for this board */
53#define CONFIG_MISC_INIT_R
c837dcb1 54#define CONFIG_BOARD_EARLY_INIT_F
c609719b
WD
55#define CFG_BOARD_ASM_INIT
56
57#define CFG_BOARD_NAME "Zuma APv2"
58
59#define CFG_HUSH_PARSER
60#define CFG_PROMPT_HUSH_PS2 "> "
61
62/*
63 * The following defines let you select what serial you want to use
64 * for your console driver.
65 *
66 * what to do:
67 * to use the DUART, undef CONFIG_MPSC. If you have hacked a serial
68 * cable onto the second DUART channel, change the CFG_DUART port from 1
69 * to 0 below.
70 *
71 * to use the MPSC, #define CONFIG_MPSC. If you have wired up another
72 * mpsc channel, change CONFIG_MPSC_PORT to the desired value.
73 */
74#define CONFIG_MPSC
75
76#define CONFIG_MPSC_PORT 0
77
78#define CONFIG_NET_MULTI /* attempt all available adapters */
79
80/* define this if you want to enable GT MAC filtering */
81#define CONFIG_GT_USE_MAC_HASH_TABLE
82
83#if 1
84#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
85#else
86#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
87#endif
88#define CONFIG_ZERO_BOOTDELAY_CHECK
89
90#undef CONFIG_BOOTARGS
91
92#define CONFIG_BOOTCOMMAND \
93 "tftpboot && " \
94 "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath " \
95 "ip=$ipaddr:$serverip:$gatewayip:" \
96 "$netmask:$hostname:eth0:none panic=5 && bootm"
97
98#define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
99#define CFG_LOADS_BAUD_CHANGE /* allow baudrate changes */
100
101#undef CONFIG_WATCHDOG /* watchdog disabled */
102#undef CONFIG_ALTIVEC /* undef to disable */
103
104#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | \
105 CONFIG_BOOTP_BOOTFILESIZE)
106
107#define CONFIG_MII /* enable MII commands */
108
109#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
110 CFG_CMD_ASKENV | \
111 CFG_CMD_BSP | \
112 CFG_CMD_JFFS2 | \
113 CFG_CMD_MII | \
114 CFG_CMD_DATE)
115
700a0c64
WD
116/*
117 * JFFS2 partitions
118 *
119 */
120/* No command line, one static partition, whole device */
121#undef CONFIG_JFFS2_CMDLINE
122#define CONFIG_JFFS2_DEV "nor0"
123#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
124#define CONFIG_JFFS2_PART_OFFSET 0x00000000
125
126/* mtdparts command line support */
127/* Note: fake mtd_id used, no linux mtd map file */
128/*
129#define CONFIG_JFFS2_CMDLINE
130#define MTDIDS_DEFAULT "nor1=zuma-1,nor2=zuma-2"
131#define MTDPARTS_DEFAULT "mtdparts=zuma-1:-(jffs2),zuma-2:-(user)"
132*/
c609719b
WD
133
134/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
135#include <cmd_confdefs.h>
136
137/*
138 * Miscellaneous configurable options
139 */
140#define CFG_LONGHELP /* undef to save memory */
141#define CFG_PROMPT "=> " /* Monitor Command Prompt */
142#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
143#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
144#else
145#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
146#endif
147#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
148#define CFG_MAXARGS 16 /* max number of command args */
149#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
150
151#define CFG_MEMTEST_START 0x00400000 /* memtest works on */
152#define CFG_MEMTEST_END 0x00C00000 /* 4 ... 12 MB in DRAM */
153
154#define CFG_LOAD_ADDR 0x00300000 /* default load address */
155
156#define CFG_HZ 1000 /* decr freq: 1ms ticks */
157
158#define CFG_BUS_HZ 133000000 /* 133 MHz */
159
160#define CFG_BUS_CLK CFG_BUS_HZ
161
162#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
163
164/*
165 * Low Level Configuration Settings
166 * (address mappings, register initial values, etc.)
167 * You should know what you are doing if you make changes here.
168 */
169
170/*-----------------------------------------------------------------------
171 * Definitions for initial stack pointer and data area
172 */
173#define CFG_INIT_RAM_ADDR 0x40000000
174#define CFG_INIT_RAM_END 0x1000
175#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for init data */
176#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
177#define CFG_INIT_RAM_LOCK
178
179
180/*-----------------------------------------------------------------------
181 * Start addresses for the final memory configuration
182 * (Set up by the startup code)
183 * Please note that CFG_SDRAM_BASE _must_ start at 0
184 */
185#define CFG_SDRAM_BASE 0x00000000
186#define CFG_FLASH_BASE 0xfff00000
187#define CFG_RESET_ADDRESS 0xfff00100
188#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
189#define CFG_MONITOR_BASE CFG_FLASH_BASE
190#define CFG_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc */
191
192/* areas to map different things with the GT in physical space */
193#define CFG_DRAM_BANKS 4
194#define CFG_DFL_GT_REGS 0x14000000 /* boot time GT_REGS */
195
196/* What to put in the bats. */
197#define CFG_MISC_REGION_BASE 0xf0000000
198
199/* Peripheral Device section */
200#define CFG_GT_REGS 0xf8000000 /* later mapped GT_REGS */
201#define CFG_DEV_BASE 0xf0000000
202#define CFG_DEV0_SIZE _64M /* zuma flash @ 0xf000.0000*/
203#define CFG_DEV1_SIZE _8M /* zuma IDE @ 0xf400.0000 */
204#define CFG_DEV2_SIZE _8M /* unused */
205#define CFG_DEV3_SIZE _8M /* unused */
206
207#define CFG_DEV0_PAR 0xc498243c
208 /* c 4 9 8 2 4 3 c */
209 /* 33 22|2222|22 22|111 1|11 11|1 1 | | */
210 /* 10 98|7654|32 10|987 6|54 32|1 098|7 654|3 210 */
211 /* 11|00|0100|10 01|100|0 00|10 0|100 0|011 1|100 */
212 /* 3| 0|.... ..| 1| 4 | 0 | 4 | 8 | 7 | 4 */
213
214#define CFG_DEV1_PAR 0xc01b6ac5
215 /* c 0 1 b 6 a c 5 */
216 /* 33 22|2222|22 22|111 1|11 11|1 1 | | */
217 /* 10 98|7654|32 10|987 6|54 32|1 098|7 654|3 210 */
218 /* 11|00|0000|00 01|101|1 01|10 1|010 1|100 0|101 */
219 /* 3| 0|.... ..| 1| 5 | 5 | 5 | 5 | 8 | 5 */
220
221
c609719b
WD
222#define CFG_8BIT_BOOT_PAR 0xc00b5e7c
223
224#define CFG_MPP_CONTROL_0 0x00007777 /* GPP[7:4] : REQ0[1:0] GNT0[1:0] */
225#define CFG_MPP_CONTROL_1 0x00000000 /* GPP[15:12] : GPP[11:8] */
226#define CFG_MPP_CONTROL_2 0x00008888 /* GPP[23:20] : REQ1[1:0] GNT1[1:0] */
227#define CFG_MPP_CONTROL_3 0x00000000 /* GPP[31:28] (int[3:0]) */
228 /* GPP[27:24] (27 is int4, rest are GPP) */
229
230#define CFG_SERIAL_PORT_MUX 0x00001101 /* 11=MPSC1/MPSC0 01=ETH, 0=only MII */
231#define CFG_GPP_LEVEL_CONTROL 0xf8000000 /* interrupt inputs: GPP[31:27] */
232
233#define CFG_SDRAM_CONFIG 0xe4e18200 /* 0x448 */
234 /* idmas use buffer 1,1
235 comm use buffer 1
236 pci use buffer 0,0 (pci1->0 pci0->0)
237 cpu use buffer 1 (R*18)
238 normal load (see also ifdef HVL)
239 standard SDRAM (see also ifdef REG)
240 non staggered refresh */
241 /* 31:26 25 23 20 19 18 16 */
242 /* 111001 00 111 0 0 00 1 */
243
244 /* refresh count=0x200
245 phy interleave disable (by default,
246 set later by dram config..)
247 virt interleave enable */
248 /* 15 14 13:0 */
249 /* 1 0 0x200 */
250
251#define CFG_DEV0_SPACE CFG_DEV_BASE
252#define CFG_DEV1_SPACE (CFG_DEV0_SPACE + CFG_DEV0_SIZE)
253#define CFG_DEV2_SPACE (CFG_DEV1_SPACE + CFG_DEV1_SIZE)
254#define CFG_DEV3_SPACE (CFG_DEV2_SPACE + CFG_DEV2_SIZE)
255
256/*-----------------------------------------------------------------------
257 * PCI stuff
258 */
259
260#define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
261#define PCI_HOST_FORCE 1 /* configure as pci host */
262#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
263
264#define CONFIG_PCI /* include pci support */
265#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
266#define CONFIG_PCI_PNP /* do pci plug-and-play */
267
268/* PCI MEMORY MAP section */
269#define CFG_PCI0_MEM_BASE 0x80000000
270#define CFG_PCI0_MEM_SIZE _128M
271#define CFG_PCI1_MEM_BASE 0x88000000
272#define CFG_PCI1_MEM_SIZE _128M
273
274#define CFG_PCI0_0_MEM_SPACE (CFG_PCI0_MEM_BASE)
275#define CFG_PCI1_0_MEM_SPACE (CFG_PCI1_MEM_BASE)
276
277/* PCI I/O MAP section */
278#define CFG_PCI0_IO_BASE 0xfa000000
279#define CFG_PCI0_IO_SIZE _16M
280#define CFG_PCI1_IO_BASE 0xfb000000
281#define CFG_PCI1_IO_SIZE _16M
282
283#define CFG_PCI0_IO_SPACE (CFG_PCI0_IO_BASE)
284#define CFG_PCI0_IO_SPACE_PCI 0x00000000
285#define CFG_PCI1_IO_SPACE (CFG_PCI1_IO_BASE)
286#define CFG_PCI1_IO_SPACE_PCI 0x00000000
287
288
289/*----------------------------------------------------------------------
290 * Initial BAT mappings
291 */
292
293/* NOTES:
294 * 1) GUARDED and WRITE_THRU not allowed in IBATS
295 * 2) CACHEINHIBIT and WRITETHROUGH not allowed together in same BAT
296 */
297
298/* SDRAM */
299#define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
300#define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
301#define CFG_DBAT0L (CFG_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
302#define CFG_DBAT0U CFG_IBAT0U
303
304/* init ram */
305#define CFG_IBAT1L (CFG_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
306#define CFG_IBAT1U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
307#define CFG_DBAT1L CFG_IBAT1L
308#define CFG_DBAT1U CFG_IBAT1U
309
310/* PCI0, PCI1 memory space (starting at PCI0 base, mapped in one BAT) */
311#define CFG_IBAT2L BATL_NO_ACCESS
312#define CFG_IBAT2U CFG_DBAT2U
313#define CFG_DBAT2L (CFG_PCI0_MEM_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE)
314#define CFG_DBAT2U (CFG_PCI0_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
315
316/* GT regs, bootrom, all the devices, PCI I/O */
317#define CFG_IBAT3L (CFG_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW)
318#define CFG_IBAT3U (CFG_MISC_REGION_BASE | BATU_VS | BATU_VP | BATU_BL_256M)
319#define CFG_DBAT3L (CFG_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE)
320#define CFG_DBAT3U CFG_IBAT3U
321
322/*
323 * For booting Linux, the board info and command line data
324 * have to be in the first 8 MB of memory, since this is
325 * the maximum mapped by the Linux kernel during initialization.
326 */
327#define CFG_BOOTMAPSZ (8<<20) /* Initial Memory map for Linux */
328
329
330/*-----------------------------------------------------------------------
331 * FLASH organization
332 */
333#define CFG_MAX_FLASH_BANKS 3 /* max number of memory banks */
334#define CFG_MAX_FLASH_SECT 130 /* max number of sectors on one chip */
335
336#define CFG_EXTRA_FLASH_DEVICE DEVICE0 /* extra flash at device 0 */
337#define CFG_EXTRA_FLASH_WIDTH 2 /* 16 bit */
338
339#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
340#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
341#define CFG_FLASH_CFI 1
342
343#define CFG_ENV_IS_IN_FLASH 1
344#define CFG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
345#define CFG_ENV_SECT_SIZE 0x10000 /* see README - env sect real size */
346#define CFG_ENV_ADDR (0xfff80000 - CFG_ENV_SECT_SIZE)
347
348/*-----------------------------------------------------------------------
349 * Cache Configuration
350 */
351#define CFG_CACHELINE_SIZE 32 /* For all MPC74xx CPUs */
352#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
353#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
354#endif
355
356/*-----------------------------------------------------------------------
357 * L2CR setup -- make sure this is right for your board!
1d0350ed 358 * look in include/74xx_7xx.h for the defines used here
c609719b
WD
359 */
360
361#define CFG_L2
362
363#ifdef CONFIG_750CX
364#define L2_INIT 0
365#else
366#define L2_INIT (L2CR_L2SIZ_2M | L2CR_L2CLK_3 | L2CR_L2RAM_BURST | \
367 L2CR_L2OH_5 | L2CR_L2CTL | L2CR_L2WT)
368#endif
369
370#define L2_ENABLE (L2_INIT | L2CR_L2E)
371
372/*------------------------------------------------------------------------
373 * Real time clock
374 */
375#define CONFIG_RTC_DS1302
376
377
378/*------------------------------------------------------------------------
379 * Galileo I2C driver
380 */
381#define CONFIG_GT_I2C
382
383/*
384 * Internal Definitions
385 *
386 * Boot Flags
387 */
388#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
389#define BOOTFLAG_WARM 0x02 /* Software reboot */
390
391#endif /* __CONFIG_H */