]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/alt.h
Merge git://git.denx.de/u-boot-socfpga
[people/ms/u-boot.git] / include / configs / alt.h
CommitLineData
cff2f5f0
NI
1/*
2 * include/configs/alt.h
3 * This file is alt board configuration.
4 *
5 * Copyright (C) 2014 Renesas Electronics Corporation
6 *
7 * SPDX-License-Identifier: GPL-2.0
8 */
9
10#ifndef __ALT_H
11#define __ALT_H
12
13#undef DEBUG
cff2f5f0 14#define CONFIG_R8A7794
cff2f5f0 15#define CONFIG_RMOBILE_BOARD_STRING "Alt"
cff2f5f0 16
5ca6dfe6 17#include "rcar-gen2-common.h"
cff2f5f0 18
c9b59bf7
NI
19#if defined(CONFIG_RMOBILE_EXTRAM_BOOT)
20#define CONFIG_SYS_TEXT_BASE 0x70000000
21#else
cff2f5f0 22#define CONFIG_SYS_TEXT_BASE 0xE6304000
c9b59bf7 23#endif
cff2f5f0 24
c9b59bf7
NI
25#if defined(CONFIG_RMOBILE_EXTRAM_BOOT)
26#define CONFIG_SYS_INIT_SP_ADDR 0x7003FFFC
27#else
cff2f5f0 28#define CONFIG_SYS_INIT_SP_ADDR 0xE633FFFC
c9b59bf7 29#endif
cff2f5f0
NI
30#define STACK_AREA_SIZE 0xC000
31#define LOW_LEVEL_MERAM_STACK \
32 (CONFIG_SYS_INIT_SP_ADDR + STACK_AREA_SIZE - 4)
33
34/* MEMORY */
5ca6dfe6
NI
35#define RCAR_GEN2_SDRAM_BASE 0x40000000
36#define RCAR_GEN2_SDRAM_SIZE (1024u * 1024 * 1024)
37#define RCAR_GEN2_UBOOT_SDRAM_SIZE (512 * 1024 * 1024)
cff2f5f0
NI
38
39/* SCIF */
40#define CONFIG_SCIF_CONSOLE
cff2f5f0
NI
41
42/* FLASH */
43#define CONFIG_SPI
cff2f5f0 44#define CONFIG_SH_QSPI
cff2f5f0
NI
45#define CONFIG_SPI_FLASH_SPANSION
46#define CONFIG_SPI_FLASH_QUAD
47#define CONFIG_SYS_NO_FLASH
48
cff2f5f0 49/* SH Ether */
cff2f5f0
NI
50#define CONFIG_SH_ETHER
51#define CONFIG_SH_ETHER_USE_PORT 0
52#define CONFIG_SH_ETHER_PHY_ADDR 0x1
53#define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_RMII
54#define CONFIG_SH_ETHER_CACHE_WRITEBACK
55#define CONFIG_SH_ETHER_CACHE_INVALIDATE
56#define CONFIG_SH_ETHER_ALIGNE_SIZE 64
57#define CONFIG_PHYLIB
58#define CONFIG_PHY_MICREL
59#define CONFIG_BITBANGMII
60#define CONFIG_BITBANGMII_MULTI
61
62/* Board Clock */
63#define RMOBILE_XTAL_CLK 20000000u
64#define CONFIG_SYS_CLK_FREQ RMOBILE_XTAL_CLK
65#define CONFIG_SH_TMU_CLK_FREQ (CONFIG_SYS_CLK_FREQ / 2) /* EXT / 2 */
66#define CONFIG_PLL1_CLK_FREQ (CONFIG_SYS_CLK_FREQ * 156 / 2)
67#define CONFIG_P_CLK_FREQ (CONFIG_PLL1_CLK_FREQ / 24)
cff2f5f0
NI
68
69#define CONFIG_SYS_TMU_CLK_DIV 4
70
71/* i2c */
72#define CONFIG_CMD_I2C
73#define CONFIG_SYS_I2C
74#define CONFIG_SYS_I2C_SH
75#define CONFIG_SYS_I2C_SLAVE 0x7F
76#define CONFIG_SYS_I2C_SH_NUM_CONTROLLERS 3
cff2f5f0 77#define CONFIG_SYS_I2C_SH_SPEED0 400000
cff2f5f0 78#define CONFIG_SYS_I2C_SH_SPEED1 400000
cff2f5f0
NI
79#define CONFIG_SYS_I2C_SH_SPEED2 400000
80#define CONFIG_SH_I2C_DATA_HIGH 4
81#define CONFIG_SH_I2C_DATA_LOW 5
82#define CONFIG_SH_I2C_CLOCK 10000000
83
84#define CONFIG_SYS_I2C_POWERIC_ADDR 0x58 /* da9063 */
85
7ffc8dfb
NI
86/* USB */
87#define CONFIG_USB_STORAGE
88#define CONFIG_USB_EHCI
89#define CONFIG_USB_EHCI_RMOBILE
90#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
91
2b8c0814
NI
92/* MMCIF */
93#define CONFIG_MMC
94#define CONFIG_GENERIC_MMC
95#define CONFIG_CMD_MMC
96
97#define CONFIG_SH_MMCIF
98#define CONFIG_SH_MMCIF_ADDR 0xee200000
99#define CONFIG_SH_MMCIF_CLK 48000000
100
8e2e5886
NI
101/* Module stop status bits */
102/* INTC-RT */
103#define CONFIG_SMSTP0_ENA 0x00400000
104/* MSIF */
105#define CONFIG_SMSTP2_ENA 0x00002000
106/* INTC-SYS, IRQC */
107#define CONFIG_SMSTP4_ENA 0x00000180
108/* SCIF2 */
109#define CONFIG_SMSTP7_ENA 0x00080000
110
25f9613f
NI
111/* SDHI */
112#define CONFIG_SH_SDHI_FREQ 97500000
113
cff2f5f0 114#endif /* __ALT_H */