]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/at91cap9adk.h
Add "source" command; prepare removal of "autoscr" command
[people/ms/u-boot.git] / include / configs / at91cap9adk.h
CommitLineData
6afcabf1 1/*
983c1db0 2 * (C) Copyright 2007-2008
567fb852 3 * Stelian Pop <stelian.pop@leadtechdesign.com>
6afcabf1
SP
4 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * Configuation settings for the AT91CAP9ADK board.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/* ARM asynchronous clock */
c139b17d 31#define AT91_CPU_NAME "AT91CAP9"
ad229a44
SP
32#define AT91_MAIN_CLOCK 12000000 /* 12 MHz crystal */
33#define AT91_MASTER_CLOCK 100000000 /* peripheral */
34#define AT91_CPU_CLOCK 200000000 /* cpu */
9e2a79b4 35#define CONFIG_SYS_AT91_PLLB 0x10073e01 /* PLLB settings for USB */
ad229a44 36#define CONFIG_SYS_HZ 1000000 /* 1us resolution */
6afcabf1
SP
37
38#define AT91_SLOW_CLOCK 32768 /* slow clock */
39
40#define CONFIG_ARM926EJS 1 /* This is an ARM926EJS Core */
41#define CONFIG_AT91CAP9 1 /* It's an Atmel AT91CAP9 SoC */
42#define CONFIG_AT91CAP9ADK 1 /* on an AT91CAP9ADK Board */
43#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
44
45#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
46#define CONFIG_SETUP_MEMORY_TAGS 1
47#define CONFIG_INITRD_TAG 1
48
49#define CONFIG_SKIP_LOWLEVEL_INIT
50#define CONFIG_SKIP_RELOCATE_UBOOT
51
6afcabf1
SP
52/*
53 * Hardware drivers
54 */
6afcabf1
SP
55#define CONFIG_ATMEL_USART 1
56#undef CONFIG_USART0
57#undef CONFIG_USART1
58#undef CONFIG_USART2
59#define CONFIG_USART3 1 /* USART 3 is DBGU */
60
c139b17d
SP
61/* LCD */
62#define CONFIG_LCD 1
63#define LCD_BPP LCD_COLOR8
64#define CONFIG_LCD_LOGO 1
65#undef LCD_TEST_PATTERN
66#define CONFIG_LCD_INFO 1
67#define CONFIG_LCD_INFO_BELOW_LOGO 1
6d0f6bcf 68#define CONFIG_SYS_WHITE_ON_BLACK 1
c139b17d
SP
69#define CONFIG_ATMEL_LCD 1
70#define CONFIG_ATMEL_LCD_BGR555 1
6d0f6bcf 71#define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
c139b17d 72
a484b00b
JCPV
73/* LED */
74#define CONFIG_AT91_LED
75#define CONFIG_RED_LED AT91_PIN_PC29 /* this is the power led */
76#define CONFIG_GREEN_LED AT91_PIN_PA10 /* this is the user1 led */
77#define CONFIG_YELLOW_LED AT91_PIN_PA11 /* this is the user1 led */
78
6afcabf1 79#define CONFIG_BOOTDELAY 3
6afcabf1 80
6afcabf1
SP
81/*
82 * BOOTP options
83 */
84#define CONFIG_BOOTP_BOOTFILESIZE 1
85#define CONFIG_BOOTP_BOOTPATH 1
86#define CONFIG_BOOTP_GATEWAY 1
87#define CONFIG_BOOTP_HOSTNAME 1
88
89/*
90 * Command line configuration.
91 */
92#include <config_cmd_default.h>
93#undef CONFIG_CMD_BDI
6afcabf1 94#undef CONFIG_CMD_FPGA
74de7aef 95#undef CONFIG_CMD_IMI
6afcabf1 96#undef CONFIG_CMD_LOADS
74de7aef 97#undef CONFIG_CMD_SOURCE
6afcabf1
SP
98
99#define CONFIG_CMD_PING 1
100#define CONFIG_CMD_DHCP 1
101#define CONFIG_CMD_NAND 1
102#define CONFIG_CMD_USB 1
103
104/* SDRAM: Careful: this supposes an AT91CAP-MEM33 expansion card */
105#define CONFIG_NR_DRAM_BANKS 1
106#define PHYS_SDRAM 0x70000000
107#define PHYS_SDRAM_SIZE 0x04000000 /* 64 megs */
108
109/* DataFlash */
110#define CONFIG_HAS_DATAFLASH 1
6d0f6bcf
JCPV
111#define CONFIG_SYS_SPI_WRITE_TOUT (5*CONFIG_SYS_HZ)
112#define CONFIG_SYS_MAX_DATAFLASH_BANKS 1
113#define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* CS0 */
93da48b9
SP
114#define AT91_SPI_CLK 15000000
115#define DATAFLASH_TCSS (0x1a << 16)
116#define DATAFLASH_TCHS (0x1 << 24)
6afcabf1
SP
117
118/* NOR flash */
6d0f6bcf 119#define CONFIG_SYS_FLASH_CFI 1
00b1883a 120#define CONFIG_FLASH_CFI_DRIVER 1
6afcabf1 121#define PHYS_FLASH_1 0x10000000
6d0f6bcf
JCPV
122#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
123#define CONFIG_SYS_MAX_FLASH_SECT 256
124#define CONFIG_SYS_MAX_FLASH_BANKS 1
74c076d6
JCPV
125/* our ALE is AD21 */
126#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
127/* our CLE is AD22 */
128#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
129#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PD15
130#endif
6afcabf1 131
6afcabf1 132/* NAND flash */
74c076d6
JCPV
133#ifdef CONFIG_CMD_NAND
134#define CONFIG_NAND_ATMEL
6d0f6bcf
JCPV
135#define CONFIG_SYS_MAX_NAND_DEVICE 1
136#define CONFIG_SYS_NAND_BASE 0x40000000
137#define CONFIG_SYS_NAND_DBW_8 1
6afcabf1 138
6afcabf1
SP
139/* Ethernet */
140#define CONFIG_MACB 1
141#define CONFIG_RMII 1
142#define CONFIG_NET_MULTI 1
143#define CONFIG_NET_RETRY_COUNT 20
144#define CONFIG_RESET_PHY_R 1
145
146/* USB */
147#define CONFIG_USB_OHCI_NEW 1
6afcabf1 148#define CONFIG_DOS_PARTITION 1
6d0f6bcf
JCPV
149#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
150#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00700000 /* AT91_BASE_UHP */
151#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91cap9"
152#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
3e0cda07
SP
153#define CONFIG_USB_STORAGE 1
154#define CONFIG_CMD_FAT 1
6afcabf1 155
6d0f6bcf 156#define CONFIG_SYS_LOAD_ADDR 0x72000000 /* load address */
6afcabf1 157
6d0f6bcf
JCPV
158#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM
159#define CONFIG_SYS_MEMTEST_END 0x73e00000
6afcabf1 160
6d0f6bcf
JCPV
161#define CONFIG_SYS_USE_DATAFLASH 1
162#undef CONFIG_SYS_USE_NORFLASH
6afcabf1 163
6d0f6bcf 164#ifdef CONFIG_SYS_USE_DATAFLASH
6afcabf1
SP
165
166/* bootstrap + u-boot + env + linux in dataflash */
057c849c 167#define CONFIG_ENV_IS_IN_DATAFLASH 1
6d0f6bcf 168#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400)
0e8d1586 169#define CONFIG_ENV_OFFSET 0x4200
6d0f6bcf 170#define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
0e8d1586 171#define CONFIG_ENV_SIZE 0x4200
ab52640f 172#define CONFIG_BOOTCOMMAND "cp.b 0xC0042000 0x72000000 0x210000; bootm"
3267508e
SP
173#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
174 "root=/dev/mtdblock1 " \
175 "mtdparts=physmap-flash.0:-(nor);" \
176 "at91_nand:-(root) " \
177 "rw rootfstype=jffs2"
6afcabf1
SP
178
179#else
180
181/* bootstrap + u-boot + env + linux in norflash */
5a1aceb0 182#define CONFIG_ENV_IS_IN_FLASH 1
6d0f6bcf 183#define CONFIG_SYS_MONITOR_BASE (PHYS_FLASH_1 + 0x8000)
0e8d1586
JCPV
184#define CONFIG_ENV_OFFSET 0x4000
185#define CONFIG_ENV_ADDR (PHYS_FLASH_1 + CONFIG_ENV_OFFSET)
186#define CONFIG_ENV_SIZE 0x4000
6afcabf1 187#define CONFIG_BOOTCOMMAND "cp.b 0x10040000 0x72000000 0x200000; bootm"
3267508e
SP
188#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
189 "root=/dev/mtdblock4 " \
190 "mtdparts=physmap-flash.0:16k(bootstrap)ro,"\
191 "16k(env),224k(uboot)ro,-(linux);" \
192 "at91_nand:-(root) " \
193 "rw rootfstype=jffs2"
6afcabf1
SP
194
195#endif
196
983c1db0 197#define CONFIG_BAUDRATE 115200
6d0f6bcf 198#define CONFIG_SYS_BAUDRATE_TABLE {115200 , 19200, 38400, 57600, 9600 }
6afcabf1 199
6d0f6bcf
JCPV
200#define CONFIG_SYS_PROMPT "U-Boot> "
201#define CONFIG_SYS_CBSIZE 256
202#define CONFIG_SYS_MAXARGS 16
203#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
204#define CONFIG_SYS_LONGHELP 1
6afcabf1
SP
205#define CONFIG_CMDLINE_EDITING 1
206
983c1db0
SP
207#define ROUND(A, B) (((A) + (B)) & ~((B) - 1))
208/*
209 * Size of malloc() pool
210 */
6d0f6bcf
JCPV
211#define CONFIG_SYS_MALLOC_LEN ROUND(CONFIG_ENV_SIZE + 128*1024, 0x1000)
212#define CONFIG_SYS_GBL_DATA_SIZE 128 /* 128 bytes for initial data */
983c1db0 213
6afcabf1
SP
214#define CONFIG_STACKSIZE (32*1024) /* regular stack */
215
216#ifdef CONFIG_USE_IRQ
217#error CONFIG_USE_IRQ not supported
218#endif
219
220#endif