]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/atstk1006.h
Merge branch 'master' of git://git.denx.de/u-boot-arm
[people/ms/u-boot.git] / include / configs / atstk1006.h
CommitLineData
0a2e4879
HS
1/*
2 * Copyright (C) 2005-2006 Atmel Corporation
3 *
4 * Configuration settings for the ATSTK1002 CPU daughterboard
5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
0a2e4879
HS
7 */
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
5d73bc7a 11#include <asm/arch/hardware.h>
a23e277c 12
09d623cd
AB
13#define CONFIG_AVR32
14#define CONFIG_AT32AP
15#define CONFIG_AT32AP7000
16#define CONFIG_ATSTK1006
17#define CONFIG_ATSTK1000
0a2e4879 18
0a2e4879
HS
19
20/*
21 * Set up the PLL to run at 140 MHz, the CPU to run at the PLL
22 * frequency, the HSB and PBB at 1/2, and the PBA to run at 1/4 the
23 * PLL frequency.
6d0f6bcf 24 * (CONFIG_SYS_OSC0_HZ * CONFIG_SYS_PLL0_MUL) / CONFIG_SYS_PLL0_DIV = PLL MHz
0a2e4879 25 */
09d623cd
AB
26#define CONFIG_PLL
27#define CONFIG_SYS_POWER_MANAGER
6d0f6bcf
JCPV
28#define CONFIG_SYS_OSC0_HZ 20000000
29#define CONFIG_SYS_PLL0_DIV 1
30#define CONFIG_SYS_PLL0_MUL 7
31#define CONFIG_SYS_PLL0_SUPPRESS_CYCLES 16
0a2e4879
HS
32/*
33 * Set the CPU running at:
6d0f6bcf 34 * PLL / (2^CONFIG_SYS_CLKDIV_CPU) = CPU MHz
0a2e4879 35 */
6d0f6bcf 36#define CONFIG_SYS_CLKDIV_CPU 0
0a2e4879
HS
37/*
38 * Set the HSB running at:
6d0f6bcf 39 * PLL / (2^CONFIG_SYS_CLKDIV_HSB) = HSB MHz
0a2e4879 40 */
6d0f6bcf 41#define CONFIG_SYS_CLKDIV_HSB 1
0a2e4879
HS
42/*
43 * Set the PBA running at:
6d0f6bcf 44 * PLL / (2^CONFIG_SYS_CLKDIV_PBA) = PBA MHz
0a2e4879 45 */
6d0f6bcf 46#define CONFIG_SYS_CLKDIV_PBA 2
0a2e4879
HS
47/*
48 * Set the PBB running at:
6d0f6bcf 49 * PLL / (2^CONFIG_SYS_CLKDIV_PBB) = PBB MHz
0a2e4879 50 */
6d0f6bcf 51#define CONFIG_SYS_CLKDIV_PBB 1
0a2e4879 52
1f36f73f
HS
53/* Reserve VM regions for SDRAM and NOR flash */
54#define CONFIG_SYS_NR_VM_REGIONS 2
55
0a2e4879
HS
56/*
57 * The PLLOPT register controls the PLL like this:
58 * icp = PLLOPT<2>
59 * ivco = PLLOPT<1:0>
60 *
61 * We want icp=1 (default) and ivco=0 (80-160 MHz) or ivco=2 (150-240MHz).
62 */
6d0f6bcf 63#define CONFIG_SYS_PLL0_OPT 0x04
0a2e4879 64
f4278b71
AB
65#define CONFIG_USART_BASE ATMEL_BASE_USART1
66#define CONFIG_USART_ID 1
0a2e4879
HS
67
68/* User serviceable stuff */
09d623cd 69#define CONFIG_DOS_PARTITION
0a2e4879 70
09d623cd
AB
71#define CONFIG_CMDLINE_TAG
72#define CONFIG_SETUP_MEMORY_TAGS
73#define CONFIG_INITRD_TAG
0a2e4879
HS
74
75#define CONFIG_STACKSIZE (2048)
76
77#define CONFIG_BAUDRATE 115200
78#define CONFIG_BOOTARGS \
79 "console=ttyS0 root=mtd3 fbmem=2400k"
80
81#define CONFIG_BOOTCOMMAND \
82 "fsload; bootm $(fileaddr)"
83
84/*
85 * Only interrupt autoboot if <space> is pressed. Otherwise, garbage
86 * data on the serial line may interrupt the boot sequence.
87 */
88#define CONFIG_BOOTDELAY 1
09d623cd
AB
89#define CONFIG_AUTOBOOT
90#define CONFIG_AUTOBOOT_KEYED
c37207d7
WD
91#define CONFIG_AUTOBOOT_PROMPT \
92 "Press SPACE to abort autoboot in %d seconds\n", bootdelay
0a2e4879
HS
93#define CONFIG_AUTOBOOT_DELAY_STR "d"
94#define CONFIG_AUTOBOOT_STOP_STR " "
95
96/*
97 * After booting the board for the first time, new ethernet addresses
98 * should be generated and assigned to the environment variables
99 * "ethaddr" and "eth1addr". This is normally done during production.
100 */
09d623cd 101#define CONFIG_OVERWRITE_ETHADDR_ONCE
0a2e4879
HS
102
103/*
104 * BOOTP options
105 */
106#define CONFIG_BOOTP_SUBNETMASK
107#define CONFIG_BOOTP_GATEWAY
108
109
110/*
111 * Command line configuration.
112 */
113#include <config_cmd_default.h>
114
115#define CONFIG_CMD_ASKENV
116#define CONFIG_CMD_DHCP
117#define CONFIG_CMD_EXT2
118#define CONFIG_CMD_FAT
119#define CONFIG_CMD_JFFS2
120#define CONFIG_CMD_MMC
121
0a2e4879
HS
122#undef CONFIG_CMD_FPGA
123#undef CONFIG_CMD_SETGETDCR
74de7aef 124#undef CONFIG_CMD_SOURCE
0a2e4879
HS
125#undef CONFIG_CMD_XIMG
126
09d623cd
AB
127#define CONFIG_ATMEL_USART
128#define CONFIG_MACB
129#define CONFIG_PORTMUX_PIO
6d0f6bcf 130#define CONFIG_SYS_NR_PIOS 5
09d623cd
AB
131#define CONFIG_SYS_HSDRAMC
132#define CONFIG_MMC
72fa4679
SS
133#define CONFIG_GENERIC_ATMEL_MCI
134#define CONFIG_GENERIC_MMC
0a2e4879 135
6d0f6bcf
JCPV
136#define CONFIG_SYS_DCACHE_LINESZ 32
137#define CONFIG_SYS_ICACHE_LINESZ 32
0a2e4879
HS
138
139#define CONFIG_NR_DRAM_BANKS 1
140
22178652
AB
141#define CONFIG_SYS_FLASH_CFI
142#define CONFIG_FLASH_CFI_DRIVER
0a2e4879 143
6d0f6bcf
JCPV
144#define CONFIG_SYS_FLASH_BASE 0x00000000
145#define CONFIG_SYS_FLASH_SIZE 0x800000
146#define CONFIG_SYS_MAX_FLASH_BANKS 1
147#define CONFIG_SYS_MAX_FLASH_SECT 135
0a2e4879 148
6d0f6bcf 149#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
47293c18 150#define CONFIG_SYS_TEXT_BASE 0x00000000
0a2e4879 151
6d0f6bcf
JCPV
152#define CONFIG_SYS_INTRAM_BASE INTERNAL_SRAM_BASE
153#define CONFIG_SYS_INTRAM_SIZE INTERNAL_SRAM_SIZE
154#define CONFIG_SYS_SDRAM_BASE EBI_SDRAM_BASE
0a2e4879 155
09d623cd 156#define CONFIG_ENV_IS_IN_FLASH
0e8d1586 157#define CONFIG_ENV_SIZE 65536
6d0f6bcf 158#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_SIZE - CONFIG_ENV_SIZE)
0a2e4879 159
6d0f6bcf 160#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INTRAM_BASE + CONFIG_SYS_INTRAM_SIZE)
0a2e4879 161
6d0f6bcf
JCPV
162#define CONFIG_SYS_MALLOC_LEN (256*1024)
163#define CONFIG_SYS_DMA_ALLOC_LEN (16384)
0a2e4879
HS
164
165/* Allow 4MB for the kernel run-time image */
6d0f6bcf
JCPV
166#define CONFIG_SYS_LOAD_ADDR (EBI_SDRAM_BASE + 0x00400000)
167#define CONFIG_SYS_BOOTPARAMS_LEN (16 * 1024)
0a2e4879
HS
168
169/* Other configuration settings that shouldn't have to change all that often */
6d0f6bcf
JCPV
170#define CONFIG_SYS_PROMPT "U-Boot> "
171#define CONFIG_SYS_CBSIZE 256
172#define CONFIG_SYS_MAXARGS 16
173#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
09d623cd 174#define CONFIG_SYS_LONGHELP
6d0f6bcf
JCPV
175
176#define CONFIG_SYS_MEMTEST_START EBI_SDRAM_BASE
177#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 0x3f00000)
178#define CONFIG_SYS_BAUDRATE_TABLE { 115200, 38400, 19200, 9600, 2400 }
0a2e4879
HS
179
180#endif /* __CONFIG_H */