]> git.ipfire.org Git - thirdparty/u-boot.git/blame - include/configs/bf527-ezkit.h
net: Remove all references to CONFIG_ETHADDR and friends
[thirdparty/u-boot.git] / include / configs / bf527-ezkit.h
CommitLineData
d9a5d113
MF
1/*
2 * U-boot - Configuration file for BF537 STAMP board
3 */
4
5#ifndef __CONFIG_BF527_EZKIT_H__
6#define __CONFIG_BF527_EZKIT_H__
7
f348ab85 8#include <asm/config-pre.h>
d9a5d113
MF
9
10
11/*
12 * Processor Settings
13 */
fbcf8e8c 14#define CONFIG_BFIN_CPU bf527-0.0
d9a5d113
MF
15#define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_PARA
16
17
18/*
19 * Clock Settings
20 * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
21 * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
22 */
23/* CONFIG_CLKIN_HZ is any value in Hz */
24#define CONFIG_CLKIN_HZ 25000000
25/* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
26/* 1 = CLKIN / 2 */
27#define CONFIG_CLKIN_HALF 0
28/* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
29/* 1 = bypass PLL */
30#define CONFIG_PLL_BYPASS 0
31/* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
32/* Values can range from 0-63 (where 0 means 64) */
33#define CONFIG_VCO_MULT 21
34/* CCLK_DIV controls the core clock divider */
35/* Values can be 1, 2, 4, or 8 ONLY */
36#define CONFIG_CCLK_DIV 1
37/* SCLK_DIV controls the system clock divider */
38/* Values can range from 1-15 */
39#define CONFIG_SCLK_DIV 4
40
41
42/*
43 * Memory Settings
44 */
45#define CONFIG_MEM_ADD_WDTH 10
46#define CONFIG_MEM_SIZE 64
47
48#define CONFIG_EBIU_SDRRC_VAL 0x03F6
49#define CONFIG_EBIU_SDGCTL_VAL (SCTLE | CL_3 | PASR_ALL | TRAS_6 | TRP_3 | TRCD_3 | TWR_2 | PSS)
50
51#define CONFIG_EBIU_AMGCTL_VAL (AMCKEN | AMBEN_ALL)
52#define CONFIG_EBIU_AMBCTL0_VAL (B1WAT_15 | B1RAT_15 | B1HT_3 | B1RDYPOL | B0WAT_15 | B0RAT_15 | B0HT_3 | B0RDYPOL)
53#define CONFIG_EBIU_AMBCTL1_VAL (B3WAT_15 | B3RAT_15 | B3HT_3 | B3RDYPOL | B2WAT_15 | B2RAT_15 | B2HT_3 | B2RDYPOL)
54
55#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
56#define CONFIG_SYS_MALLOC_LEN (640 * 1024)
57
58
59/*
60 * NAND Settings
61 * (can't be used same time as ethernet)
62 */
63#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_NAND)
b7659ef2
MF
64# define CONFIG_BFIN_NFC
65# define CONFIG_BFIN_NFC_BOOTROM_ECC
d9a5d113
MF
66#endif
67#ifdef CONFIG_BFIN_NFC
68#define CONFIG_BFIN_NFC_CTL_VAL 0x0033
69#define CONFIG_DRIVER_NAND_BFIN
70#define CONFIG_SYS_NAND_BASE 0 /* not actually used */
71#define CONFIG_SYS_MAX_NAND_DEVICE 1
d9a5d113
MF
72#endif
73
74
75/*
76 * Network Settings
77 */
78#if !defined(__ADSPBF522__) && !defined(__ADSPBF523__) && \
79 !defined(__ADSPBF524__) && !defined(__ADSPBF525__) && !defined(CONFIG_BFIN_NFC)
80#define ADI_CMDS_NETWORK 1
81#define CONFIG_BFIN_MAC
82#define CONFIG_RMII
83#define CONFIG_NETCONSOLE 1
d9a5d113
MF
84#endif
85#define CONFIG_HOSTNAME bf527-ezkit
c42f56d9 86#define CONFIG_LIB_RAND
d9a5d113
MF
87
88/*
89 * Flash Settings
90 */
91#define CONFIG_FLASH_CFI_DRIVER
92#define CONFIG_SYS_FLASH_BASE 0x20000000
93#define CONFIG_SYS_FLASH_CFI
94#define CONFIG_SYS_FLASH_PROTECTION
95#define CONFIG_SYS_MAX_FLASH_BANKS 1
96#define CONFIG_SYS_MAX_FLASH_SECT 259
97
98
99/*
100 * SPI Settings
101 */
102#define CONFIG_BFIN_SPI
103#define CONFIG_ENV_SPI_MAX_HZ 30000000
afac8b07 104#define CONFIG_SF_DEFAULT_SPEED 30000000
d9a5d113
MF
105#define CONFIG_SPI_FLASH
106#define CONFIG_SPI_FLASH_STMICRO
107
108
109/*
110 * Env Storage Settings
111 */
112#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
113#define CONFIG_ENV_IS_IN_SPI_FLASH
53310b88 114#define CONFIG_ENV_OFFSET 0x10000
d9a5d113 115#define CONFIG_ENV_SIZE 0x2000
53310b88 116#define CONFIG_ENV_SECT_SIZE 0x10000
b7659ef2
MF
117#define CONFIG_ENV_IS_EMBEDDED_IN_LDR
118#elif (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_NAND)
119#define CONFIG_ENV_IS_IN_NAND
120#define CONFIG_ENV_OFFSET 0x40000
121#define CONFIG_ENV_SIZE 0x20000
d9a5d113
MF
122#else
123#define CONFIG_ENV_IS_IN_FLASH
124#define CONFIG_ENV_OFFSET 0x4000
125#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
126#define CONFIG_ENV_SIZE 0x2000
127#define CONFIG_ENV_SECT_SIZE 0x2000
76d82187 128#define CONFIG_ENV_IS_EMBEDDED_IN_LDR
b7659ef2 129#endif
d9a5d113
MF
130
131
132/*
133 * I2C Settings
134 */
c469703b 135#define CONFIG_SYS_I2C
fea9b69a 136#define CONFIG_SYS_I2C_ADI
d9a5d113
MF
137
138
139/*
140 * USB Settings
141 */
142#if !defined(__ADSPBF522__) && !defined(__ADSPBF523__)
143#define CONFIG_USB
144#define CONFIG_MUSB_HCD
145#define CONFIG_USB_BLACKFIN
146#define CONFIG_USB_STORAGE
147#define CONFIG_MUSB_TIMEOUT 100000
148#endif
149
955020c6
SZ
150/* Don't waste time transferring a logo over the UART */
151#if (CONFIG_BFIN_BOOT_MODE != BFIN_BOOT_UART)
152/*# define CONFIG_VIDEO*/
153#endif
d9a5d113 154
10eafa10
MH
155/*
156 * Video Settings
157 */
955020c6 158#ifdef CONFIG_VIDEO
d24f2d32 159#ifdef CONFIG_BF527_EZKIT_REV_2_1
10eafa10
MH
160# define CONFIG_LQ035Q1_SPI_BUS 0
161# define CONFIG_LQ035Q1_SPI_CS 7
42c6e9ad
MF
162# define CONFIG_LQ035Q1_USE_RGB565_8_BIT_PPI
163#else
164# define CONFIG_LQ035Q1_USE_RGB888_8_BIT_PPI
165#endif
166
167#ifdef CONFIG_LQ035Q1_USE_RGB565_8_BIT_PPI
168# define EASYLOGO_HEADER <asm/bfin_logo_rgb565_230x230_lzma.h>
169#else
170# define EASYLOGO_HEADER <asm/bfin_logo_230x230_lzma.h>
10eafa10 171#endif
955020c6 172#endif /* CONFIG_VIDEO */
10eafa10 173
d9a5d113
MF
174/*
175 * Misc Settings
176 */
177#define CONFIG_MISC_INIT_R
178#define CONFIG_RTC_BFIN
179#define CONFIG_UART_CONSOLE 1
d9a5d113
MF
180
181/*
182 * Pull in common ADI header for remaining command/environment setup
183 */
184#include <configs/bfin_adi_common.h>
185
d9a5d113 186#endif