]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/canmb.h
Merge git://git.denx.de/u-boot-socfpga
[people/ms/u-boot.git] / include / configs / canmb.h
CommitLineData
5e5f9ed2
WD
1/*
2 * (C) Copyright 2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
3765b3e7 5 * SPDX-License-Identifier: GPL-2.0+
5e5f9ed2
WD
6 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/*
12 * High Level Configuration Options
13 * (easy to change)
14 */
15
b2a6dfe4 16#define CONFIG_MPC5200 1 /* This is a MPC5200 CPU */
53677ef1 17#define CONFIG_CANMB 1 /* ... on canmb board - we need this for FEC.C */
ab9f5f83
AG
18#define CONFIG_SYS_GENERIC_BOARD
19#define CONFIG_DISPLAY_BOARDINFO
5e5f9ed2 20
2ae18241
WD
21/*
22 * allowed and functional CONFIG_SYS_TEXT_BASE values:
23 * 0xfe000000 low boot at 0x00000100 (default board setting)
24 * 0x00100000 RAM load and test
25 */
26#define CONFIG_SYS_TEXT_BASE 0xFE000000
27
6d0f6bcf 28#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
5e5f9ed2 29
5e5f9ed2
WD
30#define CONFIG_BOARD_EARLY_INIT_R
31
31d82672
BB
32#define CONFIG_HIGH_BATS 1 /* High BATs supported */
33
5e5f9ed2
WD
34/*
35 * Serial console configuration
36 */
37#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
38#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
6d0f6bcf 39#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
5e5f9ed2 40
37e4f24b 41
80ff4f99
JL
42/*
43 * BOOTP options
44 */
45#define CONFIG_BOOTP_BOOTFILESIZE
46#define CONFIG_BOOTP_BOOTPATH
47#define CONFIG_BOOTP_GATEWAY
48#define CONFIG_BOOTP_HOSTNAME
49
50
5e5f9ed2 51/*
37e4f24b 52 * Command line configuration.
5e5f9ed2 53 */
37e4f24b
JL
54#define CONFIG_CMD_ASKENV
55#define CONFIG_CMD_DATE
56#define CONFIG_CMD_DHCP
57#define CONFIG_CMD_IMMAP
58#define CONFIG_CMD_MII
37e4f24b
JL
59#define CONFIG_CMD_REGINFO
60#define CONFIG_CMD_SNTP
61
5e5f9ed2
WD
62
63/*
64 * MUST be low boot - HIGHBOOT is not supported anymore
65 */
14d0a02a 66#if (CONFIG_SYS_TEXT_BASE == 0xFE000000) /* Boot low with 32 MB Flash */
6d0f6bcf
JCPV
67# define CONFIG_SYS_LOWBOOT 1
68# define CONFIG_SYS_LOWBOOT16 1
5e5f9ed2 69#else
14d0a02a 70# error "CONFIG_SYS_TEXT_BASE must be 0xFE000000"
5e5f9ed2
WD
71#endif
72
73/*
74 * Autobooting
75 */
76#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
77
78#define CONFIG_PREBOOT "echo;" \
32bf3d14 79 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
5e5f9ed2
WD
80 "echo"
81
82#undef CONFIG_BOOTARGS
83
84#define CONFIG_EXTRA_ENV_SETTINGS \
85 "netdev=eth0\0" \
86 "nfsargs=setenv bootargs root=/dev/nfs rw " \
fe126d8b 87 "nfsroot=${serverip}:${rootpath}\0" \
5e5f9ed2 88 "ramargs=setenv bootargs root=/dev/ram rw\0" \
fe126d8b
WD
89 "addip=setenv bootargs ${bootargs} " \
90 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
91 ":${hostname}:${netdev}:off panic=1\0" \
5e5f9ed2 92 "flash_nfs=run nfsargs addip;" \
fe126d8b 93 "bootm ${kernel_addr}\0" \
5e5f9ed2 94 "flash_self=run ramargs addip;" \
fe126d8b
WD
95 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
96 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
5e5f9ed2
WD
97 "rootpath=/opt/eldk/ppc_6xx\0" \
98 "bootfile=/tftpboot/canmb/uImage\0" \
99 ""
100
101#define CONFIG_BOOTCOMMAND "run flash_self"
102
103/*
104 * IPB Bus clocking configuration.
105 */
6d0f6bcf 106#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
5e5f9ed2
WD
107
108/*
109 * Flash configuration, expect one 16 Megabyte Bank at most
110 */
6d0f6bcf
JCPV
111#define CONFIG_SYS_FLASH_BASE 0xFE000000
112#define CONFIG_SYS_FLASH_SIZE 0x02000000
113#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
114#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
5e5f9ed2 115
6d0f6bcf
JCPV
116#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
117#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
5e5f9ed2 118
00b1883a 119#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
120#define CONFIG_SYS_FLASH_CFI
121#define CONFIG_SYS_FLASH_EMPTY_INFO
5e5f9ed2 122
5e5f9ed2
WD
123/*
124 * Environment settings
125 */
5a1aceb0 126#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
127#define CONFIG_ENV_OFFSET (2*128*1024)
128#define CONFIG_ENV_SIZE 0x2000
129#define CONFIG_ENV_SECT_SIZE (128*1024)
5e5f9ed2
WD
130
131/*
132 * Memory map
133 *
134 * Warning!!! with the current BestComm Task, MBAR MUST BE set to 0xf0000000
135 */
6d0f6bcf
JCPV
136#define CONFIG_SYS_MBAR 0xf0000000 /* DO NOT CHANGE this */
137#define CONFIG_SYS_SDRAM_BASE 0x00000000
138#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
5e5f9ed2
WD
139
140/* Use SRAM until RAM will be available */
6d0f6bcf 141#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
553f0982 142#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
5e5f9ed2
WD
143
144
25ddd1fb 145#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 146#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
5e5f9ed2 147
14d0a02a 148#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
6d0f6bcf
JCPV
149#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
150# define CONFIG_SYS_RAMBOOT 1
5e5f9ed2
WD
151#endif
152
6d0f6bcf
JCPV
153#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
154#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
155#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
5e5f9ed2
WD
156
157/*
158 * Ethernet configuration
159 */
160#define CONFIG_MPC5xxx_FEC 1
86321fc1 161#define CONFIG_MPC5xxx_FEC_MII100
a6310928 162#define CONFIG_PHY_ADDR 0x0
5e5f9ed2
WD
163/*
164 * GPIO configuration:
165 * PSC1,2,3 predefined as UART
166 * PCI disabled
167 * Ethernet 100 with MD
168 */
6d0f6bcf 169#define CONFIG_SYS_GPS_PORT_CONFIG 0x00058444
5e5f9ed2
WD
170
171/*
172 * Miscellaneous configurable options
173 */
6d0f6bcf 174#define CONFIG_SYS_LONGHELP /* undef to save memory */
37e4f24b 175#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 176# define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
5e5f9ed2 177#else
6d0f6bcf 178# define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
5e5f9ed2 179#endif
6d0f6bcf
JCPV
180#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
181#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
182#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
5e5f9ed2 183
6d0f6bcf
JCPV
184#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
185#define CONFIG_SYS_MEMTEST_END 0x01f00000 /* 1 ... 31 MB in DRAM */
5e5f9ed2 186
6d0f6bcf 187#define CONFIG_SYS_LOAD_ADDR 0x200000 /* default load address */
5e5f9ed2 188
5e5f9ed2
WD
189#define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
190
6d0f6bcf 191#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
37e4f24b 192#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 193# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
37e4f24b
JL
194#endif
195
5e5f9ed2
WD
196/*
197 * Various low-level settings
198 */
6d0f6bcf
JCPV
199#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
200#define CONFIG_SYS_HID0_FINAL HID0_ICE
5e5f9ed2 201
6d0f6bcf
JCPV
202#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
203#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
204#define CONFIG_SYS_BOOTCS_CFG 0x00047D01
205#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
206#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
5e5f9ed2 207
6d0f6bcf
JCPV
208#define CONFIG_SYS_CS_BURST 0x00000000
209#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
5e5f9ed2 210
6d0f6bcf 211#define CONFIG_SYS_RESET_ADDRESS 0x7f000000
5e5f9ed2
WD
212
213#endif /* __CONFIG_H */