]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/cm5200.h
doc: fix grammatical errors in README
[people/ms/u-boot.git] / include / configs / cm5200.h
CommitLineData
fa1df308
BS
1/*
2 * (C) Copyright 2003-2007
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
3765b3e7 5 * SPDX-License-Identifier: GPL-2.0+
fa1df308
BS
6 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/*
12 * High Level Configuration Options
13 */
b2a6dfe4 14#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
86b116b1 15#define CONFIG_CM5200 1 /* ... on CM5200 platform */
fa1df308 16
2ae18241
WD
17#define CONFIG_SYS_TEXT_BASE 0xfc000000
18
31d82672
BB
19#define CONFIG_HIGH_BATS 1 /* High BATs supported */
20
fa1df308
BS
21/*
22 * Supported commands
23 */
afaac86f
WD
24#include <config_cmd_default.h>
25
26#define CONFIG_CMD_ASKENV
27#define CONFIG_CMD_BSP
28#define CONFIG_CMD_DATE
29#define CONFIG_CMD_DHCP
30#define CONFIG_CMD_DIAG
31#define CONFIG_CMD_FAT
32#define CONFIG_CMD_I2C
33#define CONFIG_CMD_JFFS2
34#define CONFIG_CMD_MII
35#define CONFIG_CMD_NFS
36#define CONFIG_CMD_PING
37#define CONFIG_CMD_REGINFO
38#define CONFIG_CMD_SNTP
39#define CONFIG_CMD_USB
fa1df308
BS
40
41/*
42 * Serial console configuration
43 */
44#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
45#define CONFIG_BAUDRATE 57600 /* ... at 57600 bps */
6d0f6bcf 46#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
86b116b1 47#define CONFIG_SILENT_CONSOLE 1 /* needed to silence i2c_init() */
fa1df308 48
fa1df308
BS
49/*
50 * Ethernet configuration
51 */
52#define CONFIG_MPC5xxx_FEC 1
86321fc1 53#define CONFIG_MPC5xxx_FEC_MII100
fa1df308
BS
54#define CONFIG_PHY_ADDR 0x00
55#define CONFIG_ENV_OVERWRITE 1 /* allow overwriting of ethaddr */
6d0f6bcf 56/* use misc_init_r() to read ethaddr from I2C EEPROM (see CONFIG_SYS_I2C_EEPROM) */
fa1df308
BS
57#define CONFIG_MISC_INIT_R 1
58#define CONFIG_MAC_OFFSET 0x35 /* MAC address offset in I2C EEPROM */
59
fa1df308
BS
60/*
61 * POST support
62 */
6d0f6bcf 63#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | CONFIG_SYS_POST_CPU | CONFIG_SYS_POST_I2C)
fa1df308
BS
64#define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
65/* List of I2C addresses to be verified by POST */
60aaaa07
PT
66#define CONFIG_SYS_POST_I2C_ADDRS {CONFIG_SYS_I2C_SLAVE, \
67 CONFIG_SYS_I2C_IO, \
68 CONFIG_SYS_I2C_EEPROM}
fa1df308 69
fa1df308
BS
70/* display image timestamps */
71#define CONFIG_TIMESTAMP 1
72
fa1df308
BS
73/*
74 * Autobooting
75 */
76#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
77#define CONFIG_PREBOOT "echo;" \
78 "echo Type \"run net_nfs_fdt\" to mount root filesystem over NFS;" \
79 "echo"
80#undef CONFIG_BOOTARGS
81
82/*
83 * Default environment settings
84 */
85#define CONFIG_EXTRA_ENV_SETTINGS \
86 "netdev=eth0\0" \
fa1df308
BS
87 "netmask=255.255.0.0\0" \
88 "ipaddr=192.168.160.33\0" \
89 "serverip=192.168.1.1\0" \
90 "gatewayip=192.168.1.1\0" \
91 "console=ttyPSC0\0" \
92 "u-boot_addr=100000\0" \
93 "kernel_addr=200000\0" \
94 "kernel_addr_flash=fc0c0000\0" \
95 "fdt_addr=400000\0" \
96 "fdt_addr_flash=fc0a0000\0" \
97 "ramdisk_addr=500000\0" \
98 "rootpath=/opt/eldk-4.1/ppc_6xx\0" \
86b116b1
BS
99 "u-boot=/tftpboot/cm5200/u-boot.bin\0" \
100 "bootfile_fdt=/tftpboot/cm5200/uImage\0" \
101 "fdt_file=/tftpboot/cm5200/cm5200.dtb\0" \
fa1df308 102 "load=tftp ${u-boot_addr} ${u-boot}\0" \
86b116b1
BS
103 "update=prot off fc000000 +${filesize}; " \
104 "era fc000000 +${filesize}; " \
fa1df308 105 "cp.b ${u-boot_addr} fc000000 ${filesize}; " \
86b116b1 106 "prot on fc000000 +${filesize}\0" \
fa1df308
BS
107 "nfsargs=setenv bootargs root=/dev/nfs rw " \
108 "nfsroot=${serverip}:${rootpath}\0" \
109 "flashargs=setenv bootargs root=/dev/mtdblock5 rw\0" \
110 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
111 "addinit=setenv bootargs ${bootargs} init=/linuxrc\0" \
112 "addcons=setenv bootargs ${bootargs} " \
113 "console=${console},${baudrate}\0" \
114 "addip=setenv bootargs ${bootargs} " \
115 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
116 "${netmask}:${hostname}:${netdev}:off panic=1\0" \
117 "flash_flash=run flashargs addinit addip addcons;" \
118 "bootm ${kernel_addr_flash} - ${fdt_addr_flash}\0" \
119 "net_nfs_fdt=tftp ${kernel_addr} ${bootfile_fdt}; " \
120 "tftp ${fdt_addr} ${fdt_file}; run nfsargs addip " \
121 "addcons; bootm ${kernel_addr} - ${fdt_addr}\0" \
122 ""
123#define CONFIG_BOOTCOMMAND "run flash_flash"
124
fa1df308
BS
125/*
126 * Low level configuration
127 */
128
fa1df308
BS
129/*
130 * Clock configuration
131 */
6d0f6bcf
JCPV
132#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* SYS_XTAL_IN = 33MHz */
133#define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK 1 /* IPB = 133MHz */
fa1df308 134
fa1df308
BS
135/*
136 * Memory map
137 */
6d0f6bcf
JCPV
138#define CONFIG_SYS_MBAR 0xF0000000
139#define CONFIG_SYS_SDRAM_BASE 0x00000000
140#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
fa1df308 141
6d0f6bcf 142#define CONFIG_SYS_LOWBOOT 1
fa1df308
BS
143
144/* Use ON-Chip SRAM until RAM will be available */
6d0f6bcf 145#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
fa1df308
BS
146#ifdef CONFIG_POST
147/* preserve space for the post_word at end of on-chip SRAM */
553f0982 148#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
fa1df308 149#else
553f0982 150#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
fa1df308
BS
151#endif
152
25ddd1fb 153#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
86b116b1
BS
154#define CONFIG_BOARD_TYPES 1 /* we use board_type */
155
6d0f6bcf 156#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
fa1df308 157
14d0a02a 158#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
6d0f6bcf
JCPV
159#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* 384 kB for Monitor */
160#define CONFIG_SYS_MALLOC_LEN (256 << 10) /* 256 kB for malloc() */
161#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* initial mem map for Linux */
fa1df308 162
86b116b1
BS
163/*
164 * Flash configuration
165 */
6d0f6bcf 166#define CONFIG_SYS_FLASH_CFI 1
00b1883a 167#define CONFIG_FLASH_CFI_DRIVER 1
6d0f6bcf 168#define CONFIG_SYS_FLASH_BASE 0xfc000000
86b116b1 169/* we need these despite using CFI */
6d0f6bcf
JCPV
170#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
171#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sectors on one chip */
172#define CONFIG_SYS_FLASH_SIZE 0x02000000 /* 32 MiB */
86b116b1
BS
173
174
6d0f6bcf
JCPV
175#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
176#define CONFIG_SYS_RAMBOOT 1
177#undef CONFIG_SYS_LOWBOOT
fa1df308
BS
178#endif
179
180
181/*
182 * Chip selects configuration
183 */
184/* Boot Chipselect */
6d0f6bcf
JCPV
185#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
186#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
187#define CONFIG_SYS_BOOTCS_CFG 0x00087D31 /* for pci_clk = 33 MHz */
fa1df308
BS
188/* use board_early_init_r to enable flash write in CS_BOOT */
189#define CONFIG_BOARD_EARLY_INIT_R
190
191/* Flash memory addressing */
6d0f6bcf
JCPV
192#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
193#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
fa1df308
BS
194
195/* No burst, dead cycle = 1 for CS0 (Flash) */
6d0f6bcf
JCPV
196#define CONFIG_SYS_CS_BURST 0x00000000
197#define CONFIG_SYS_CS_DEADCYCLE 0x00000001
fa1df308 198
fa1df308
BS
199/*
200 * SDRAM configuration
201 * settings for k4s561632E-xx75, assuming XLB = 132 MHz
202 */
203#define SDRAM_MODE 0x00CD0000 /* CASL 3, burst length 8 */
204#define SDRAM_CONTROL 0x514F0000
205#define SDRAM_CONFIG1 0xE2333900
206#define SDRAM_CONFIG2 0x8EE70000
207
fa1df308
BS
208/*
209 * MTD configuration
210 */
68d7d651 211#define CONFIG_CMD_MTDPARTS 1
942556a9
SR
212#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
213#define CONFIG_FLASH_CFI_MTD
86b116b1
BS
214#define MTDIDS_DEFAULT "nor0=cm5200-0"
215#define MTDPARTS_DEFAULT "mtdparts=cm5200-0:" \
fa1df308
BS
216 "384k(uboot),128k(env)," \
217 "128k(redund_env),128k(dtb)," \
218 "2m(kernel),27904k(rootfs)," \
219 "-(config)"
220
fa1df308
BS
221/*
222 * I2C configuration
223 */
224#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
6d0f6bcf
JCPV
225#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #2 */
226#define CONFIG_SYS_I2C_SPEED 40000 /* 40 kHz */
227#define CONFIG_SYS_I2C_SLAVE 0x0
228#define CONFIG_SYS_I2C_IO 0x38 /* PCA9554AD I2C I/O port address */
229#define CONFIG_SYS_I2C_EEPROM 0x53 /* I2C EEPROM device address */
fa1df308 230
fa1df308
BS
231/*
232 * RTC configuration
233 */
234#define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
235
fa1df308
BS
236/*
237 * USB configuration
238 */
239#define CONFIG_USB_OHCI 1
240#define CONFIG_USB_STORAGE 1
241#define CONFIG_USB_CLOCK 0x0001BBBB
242#define CONFIG_USB_CONFIG 0x00001000
243/* Partitions (for USB) */
244#define CONFIG_MAC_PARTITION 1
245#define CONFIG_DOS_PARTITION 1
246#define CONFIG_ISO_PARTITION 1
247
248/*
249 * Invoke our last_stage_init function - needed by fwupdate
250 */
251#define CONFIG_LAST_STAGE_INIT 1
252
253/*
254 * Environment settings
255 */
5a1aceb0 256#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
257#define CONFIG_ENV_SIZE 0x10000
258#define CONFIG_ENV_SECT_SIZE 0x20000
6d0f6bcf 259#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
fa1df308 260/* Configuration of redundant environment */
0e8d1586
JCPV
261#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
262#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
fa1df308 263
fa1df308
BS
264/*
265 * Pin multiplexing configuration
266 */
267
268/*
269 * CS1/GPIO_WKUP_6: GPIO (default)
270 * ALTs: CAN1 on I2C1, CAN2 on TIMER0/1
271 * IRDA/PSC6: UART
272 * Ether: Ethernet 100Mbit with MD
273 * PCI_DIS: PCI controller disabled
274 * USB: USB
275 * PSC3: SPI with UART3
276 * PSC2: UART
277 * PSC1: UART
278 */
6d0f6bcf 279#define CONFIG_SYS_GPS_PORT_CONFIG 0x10559C44
fa1df308 280
fa1df308
BS
281/*
282 * Miscellaneous configurable options
283 */
6d0f6bcf 284#define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
6d0f6bcf
JCPV
285#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
286#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
287#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
288#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
fa1df308 289
6d0f6bcf
JCPV
290#define CONFIG_SYS_ALT_MEMTEST 1
291#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
292#define CONFIG_SYS_MEMTEST_END 0x03f00000 /* 1 .. 63 MiB in SDRAM */
fa1df308
BS
293
294#define CONFIG_LOOPW 1
295
6d0f6bcf 296#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
fa1df308 297
fa1df308
BS
298/*
299 * Various low-level settings
300 */
6d0f6bcf
JCPV
301#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
302#define CONFIG_SYS_HID0_FINAL HID0_ICE
fa1df308 303
6d0f6bcf 304#define CONFIG_SYS_XLB_PIPELINING 1 /* enable transaction pipeling */
fa1df308 305
fa1df308
BS
306/*
307 * Cache Configuration
308 */
6d0f6bcf 309#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
afaac86f 310#ifdef CONFIG_CMD_KGDB
6d0f6bcf 311#define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
fa1df308
BS
312#endif
313
fa1df308
BS
314/*
315 * Flat Device Tree support
316 */
86b116b1 317#define CONFIG_OF_LIBFDT 1
fa1df308 318#define CONFIG_OF_BOARD_SETUP 1
fa1df308
BS
319#define OF_CPU "PowerPC,5200@0"
320#define OF_SOC "soc5200@f0000000"
321#define OF_TBCLK (bd->bi_busfreq / 4)
322#define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
323
324#endif /* __CONFIG_H */