]>
Commit | Line | Data |
---|---|---|
2e49984b MV |
1 | /* |
2 | * Toradex Colibri PXA270 configuration file | |
3 | * | |
4 | * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com> | |
85559679 | 5 | * Copyright (C) 2015 Marcel Ziswiler <marcel@ziswiler.com> |
2e49984b | 6 | * |
3765b3e7 | 7 | * SPDX-License-Identifier: GPL-2.0+ |
2e49984b MV |
8 | */ |
9 | ||
7c49b523 MZ |
10 | #ifndef __CONFIG_H |
11 | #define __CONFIG_H | |
2e49984b MV |
12 | |
13 | /* | |
14 | * High Level Board Configuration Options | |
15 | */ | |
abc20aba | 16 | #define CONFIG_CPU_PXA27X 1 /* Marvell PXA270 CPU */ |
f9f5486c | 17 | #define CONFIG_SYS_TEXT_BASE 0x0 |
7c49b523 MZ |
18 | /* Avoid overwriting factory configuration block */ |
19 | #define CONFIG_BOARD_SIZE_LIMIT 0x40000 | |
2e49984b | 20 | |
4f9bbd9e MZ |
21 | /* We will never enable dcache because we have to setup MMU first */ |
22 | #define CONFIG_SYS_DCACHE_OFF | |
23 | ||
2e49984b MV |
24 | /* |
25 | * Environment settings | |
26 | */ | |
f9f5486c MV |
27 | #define CONFIG_ENV_OVERWRITE |
28 | #define CONFIG_SYS_MALLOC_LEN (128 * 1024) | |
29 | #define CONFIG_ARCH_CPU_INIT | |
2e49984b | 30 | #define CONFIG_BOOTCOMMAND \ |
99d672fa | 31 | "if fatload mmc 0 0xa0000000 uImage; then " \ |
2e49984b MV |
32 | "bootm 0xa0000000; " \ |
33 | "fi; " \ | |
34 | "if usb reset && fatload usb 0 0xa0000000 uImage; then " \ | |
35 | "bootm 0xa0000000; " \ | |
36 | "fi; " \ | |
99d672fa | 37 | "bootm 0xc0000;" |
2e49984b MV |
38 | #define CONFIG_BOOTARGS "console=tty0 console=ttyS0,115200" |
39 | #define CONFIG_TIMESTAMP | |
40 | #define CONFIG_BOOTDELAY 2 /* Autoboot delay */ | |
41 | #define CONFIG_CMDLINE_TAG | |
42 | #define CONFIG_SETUP_MEMORY_TAGS | |
2e49984b | 43 | #define CONFIG_LZMA /* LZMA compression support */ |
f9f5486c | 44 | #define CONFIG_OF_LIBFDT |
2e49984b MV |
45 | |
46 | /* | |
47 | * Serial Console Configuration | |
48 | */ | |
49 | #define CONFIG_PXA_SERIAL | |
50 | #define CONFIG_FFUART 1 | |
ce6971cd | 51 | #define CONFIG_CONS_INDEX 3 |
2e49984b | 52 | #define CONFIG_BAUDRATE 115200 |
2e49984b MV |
53 | |
54 | /* | |
55 | * Bootloader Components Configuration | |
56 | */ | |
2e49984b | 57 | #define CONFIG_CMD_ENV |
2e49984b MV |
58 | #define CONFIG_CMD_MMC |
59 | #define CONFIG_CMD_USB | |
2e49984b | 60 | |
3664fa1b MZ |
61 | /* I2C support */ |
62 | #ifdef CONFIG_SYS_I2C | |
63 | #define CONFIG_CMD_I2C | |
64 | #define CONFIG_SYS_I2C_PXA | |
65 | #define CONFIG_PXA_STD_I2C | |
66 | #define CONFIG_PXA_PWR_I2C | |
67 | #define CONFIG_SYS_I2C_SPEED 100000 | |
68 | #endif | |
69 | ||
4f9bbd9e MZ |
70 | /* LCD support */ |
71 | #ifdef CONFIG_LCD | |
72 | #define CONFIG_PXA_LCD | |
73 | #define CONFIG_PXA_VGA | |
74 | #define CONFIG_SYS_WHITE_ON_BLACK | |
75 | #define CONFIG_CONSOLE_SCROLL_LINES 10 | |
76 | #define CONFIG_CMD_BMP | |
77 | #define CONFIG_LCD_LOGO | |
78 | #endif | |
79 | ||
2e49984b MV |
80 | /* |
81 | * Networking Configuration | |
2e49984b MV |
82 | */ |
83 | #ifdef CONFIG_CMD_NET | |
84 | #define CONFIG_CMD_PING | |
85 | #define CONFIG_CMD_DHCP | |
86 | ||
2e49984b MV |
87 | #define CONFIG_DRIVER_DM9000 1 |
88 | #define CONFIG_DM9000_BASE 0x08000000 | |
89 | #define DM9000_IO (CONFIG_DM9000_BASE) | |
90 | #define DM9000_DATA (CONFIG_DM9000_BASE + 4) | |
91 | #define CONFIG_NET_RETRY_COUNT 10 | |
92 | ||
93 | #define CONFIG_BOOTP_BOOTFILESIZE | |
94 | #define CONFIG_BOOTP_BOOTPATH | |
95 | #define CONFIG_BOOTP_GATEWAY | |
96 | #define CONFIG_BOOTP_HOSTNAME | |
97 | #endif | |
98 | ||
2e49984b MV |
99 | /* |
100 | * HUSH Shell Configuration | |
101 | */ | |
102 | #define CONFIG_SYS_HUSH_PARSER 1 | |
2e49984b | 103 | |
fe488a85 | 104 | #undef CONFIG_SYS_LONGHELP /* Saves 10 KB */ |
181bd9dc | 105 | #undef CONFIG_SYS_PROMPT |
2e49984b | 106 | #ifdef CONFIG_SYS_HUSH_PARSER |
f9f5486c | 107 | #define CONFIG_SYS_PROMPT "$ " |
2e49984b | 108 | #else |
2e49984b | 109 | #endif |
f9f5486c MV |
110 | #define CONFIG_SYS_CBSIZE 256 |
111 | #define CONFIG_SYS_PBSIZE \ | |
112 | (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) | |
113 | #define CONFIG_SYS_MAXARGS 16 | |
114 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE | |
2e49984b | 115 | #define CONFIG_SYS_DEVICE_NULLDEV 1 |
f9f5486c MV |
116 | #define CONFIG_CMDLINE_EDITING 1 |
117 | #define CONFIG_AUTO_COMPLETE 1 | |
118 | ||
2e49984b MV |
119 | /* |
120 | * Clock Configuration | |
121 | */ | |
f9f5486c | 122 | #define CONFIG_SYS_CPUSPEED 0x290 /* 520MHz */ |
2e49984b | 123 | |
2e49984b MV |
124 | /* |
125 | * DRAM Map | |
126 | */ | |
127 | #define CONFIG_NR_DRAM_BANKS 1 /* We have 1 bank of DRAM */ | |
128 | #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */ | |
129 | #define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */ | |
130 | ||
131 | #define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */ | |
132 | #define CONFIG_SYS_DRAM_SIZE 0x04000000 /* 64 MB DRAM */ | |
133 | ||
134 | #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */ | |
135 | #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */ | |
136 | ||
f9f5486c | 137 | #define CONFIG_SYS_LOAD_ADDR PHYS_SDRAM_1 |
6ef6eb91 | 138 | #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 |
f9f5486c | 139 | #define CONFIG_SYS_INIT_SP_ADDR 0x5c010000 |
6ef6eb91 | 140 | |
2e49984b MV |
141 | /* |
142 | * NOR FLASH | |
143 | */ | |
144 | #ifdef CONFIG_CMD_FLASH | |
145 | #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */ | |
d817889b | 146 | #define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */ |
2e49984b MV |
147 | #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1 |
148 | ||
149 | #define CONFIG_SYS_FLASH_CFI | |
150 | #define CONFIG_FLASH_CFI_DRIVER 1 | |
d817889b | 151 | #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT |
2e49984b MV |
152 | |
153 | #define CONFIG_SYS_MAX_FLASH_SECT (4 + 255) | |
154 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 | |
155 | ||
f9f5486c MV |
156 | #define CONFIG_SYS_FLASH_ERASE_TOUT (25 * CONFIG_SYS_HZ) |
157 | #define CONFIG_SYS_FLASH_WRITE_TOUT (25 * CONFIG_SYS_HZ) | |
d817889b MZ |
158 | #define CONFIG_SYS_FLASH_LOCK_TOUT (25 * CONFIG_SYS_HZ) |
159 | #define CONFIG_SYS_FLASH_UNLOCK_TOUT (25 * CONFIG_SYS_HZ) | |
2e49984b MV |
160 | |
161 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 | |
162 | #define CONFIG_SYS_FLASH_PROTECTION 1 | |
163 | ||
164 | #define CONFIG_ENV_IS_IN_FLASH 1 | |
165 | ||
166 | #else /* No flash */ | |
167 | #define CONFIG_SYS_NO_FLASH | |
50dea462 | 168 | #define CONFIG_ENV_IS_NOWHERE |
2e49984b MV |
169 | #endif |
170 | ||
f9f5486c | 171 | #define CONFIG_SYS_MONITOR_BASE 0x0 |
7c49b523 | 172 | #define CONFIG_SYS_MONITOR_LEN 0x40000 |
2e49984b | 173 | |
7c49b523 | 174 | /* Skip factory configuration block */ |
f9f5486c | 175 | #define CONFIG_ENV_ADDR \ |
7c49b523 | 176 | (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN + 0x40000) |
f9f5486c MV |
177 | #define CONFIG_ENV_SIZE 0x40000 |
178 | #define CONFIG_ENV_SECT_SIZE 0x40000 | |
2e49984b MV |
179 | |
180 | /* | |
181 | * GPIO settings | |
182 | */ | |
183 | #define CONFIG_SYS_GPSR0_VAL 0x00000000 | |
184 | #define CONFIG_SYS_GPSR1_VAL 0x00020000 | |
44ba7a37 | 185 | #define CONFIG_SYS_GPSR2_VAL 0x0002c000 |
2e49984b MV |
186 | #define CONFIG_SYS_GPSR3_VAL 0x00000000 |
187 | ||
188 | #define CONFIG_SYS_GPCR0_VAL 0x00000000 | |
189 | #define CONFIG_SYS_GPCR1_VAL 0x00000000 | |
190 | #define CONFIG_SYS_GPCR2_VAL 0x00000000 | |
191 | #define CONFIG_SYS_GPCR3_VAL 0x00000000 | |
192 | ||
44ba7a37 MZ |
193 | #define CONFIG_SYS_GPDR0_VAL 0xc8008000 |
194 | #define CONFIG_SYS_GPDR1_VAL 0xfc02a981 | |
195 | #define CONFIG_SYS_GPDR2_VAL 0x92c3ffff | |
196 | #define CONFIG_SYS_GPDR3_VAL 0x0061e804 | |
2e49984b | 197 | |
44ba7a37 MZ |
198 | #define CONFIG_SYS_GAFR0_L_VAL 0x80100000 |
199 | #define CONFIG_SYS_GAFR0_U_VAL 0xa5c00010 | |
200 | #define CONFIG_SYS_GAFR1_L_VAL 0x6992901a | |
201 | #define CONFIG_SYS_GAFR1_U_VAL 0xaaa50008 | |
202 | #define CONFIG_SYS_GAFR2_L_VAL 0xaaaaaaaa | |
203 | #define CONFIG_SYS_GAFR2_U_VAL 0x4109a002 | |
204 | #define CONFIG_SYS_GAFR3_L_VAL 0x54000310 | |
205 | #define CONFIG_SYS_GAFR3_U_VAL 0x00005401 | |
2e49984b MV |
206 | |
207 | #define CONFIG_SYS_PSSR_VAL 0x30 | |
208 | ||
209 | /* | |
210 | * Clock settings | |
211 | */ | |
212 | #define CONFIG_SYS_CKEN 0x00500240 | |
213 | #define CONFIG_SYS_CCCR 0x02000290 | |
214 | ||
215 | /* | |
216 | * Memory settings | |
217 | */ | |
44ba7a37 MZ |
218 | #define CONFIG_SYS_MSC0_VAL 0x9ee1c5f2 |
219 | #define CONFIG_SYS_MSC1_VAL 0x9ee1f994 | |
220 | #define CONFIG_SYS_MSC2_VAL 0x9ee19ee1 | |
221 | #define CONFIG_SYS_MDCNFG_VAL 0x090009c9 | |
222 | #define CONFIG_SYS_MDREFR_VAL 0x2003a031 | |
223 | #define CONFIG_SYS_MDMRS_VAL 0x00220022 | |
224 | #define CONFIG_SYS_FLYCNFG_VAL 0x00010001 | |
2e49984b MV |
225 | #define CONFIG_SYS_SXCNFG_VAL 0x40044004 |
226 | ||
227 | /* | |
228 | * PCMCIA and CF Interfaces | |
229 | */ | |
44ba7a37 MZ |
230 | #define CONFIG_SYS_MECR_VAL 0x00000000 |
231 | #define CONFIG_SYS_MCMEM0_VAL 0x00028307 | |
2e49984b | 232 | #define CONFIG_SYS_MCMEM1_VAL 0x00014307 |
44ba7a37 | 233 | #define CONFIG_SYS_MCATT0_VAL 0x00038787 |
2e49984b | 234 | #define CONFIG_SYS_MCATT1_VAL 0x0001c787 |
44ba7a37 | 235 | #define CONFIG_SYS_MCIO0_VAL 0x0002830f |
2e49984b MV |
236 | #define CONFIG_SYS_MCIO1_VAL 0x0001430f |
237 | ||
67a1f00c | 238 | #include "pxa-common.h" |
2e49984b | 239 | |
7c49b523 | 240 | #endif /* __CONFIG_H */ |