]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/colibri_pxa270.h
ARM: drop "optional" from target select in favor of ARCH_VERSATILE
[people/ms/u-boot.git] / include / configs / colibri_pxa270.h
CommitLineData
2e49984b
MV
1/*
2 * Toradex Colibri PXA270 configuration file
3 *
4 * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
85559679 5 * Copyright (C) 2015 Marcel Ziswiler <marcel@ziswiler.com>
2e49984b 6 *
3765b3e7 7 * SPDX-License-Identifier: GPL-2.0+
2e49984b
MV
8 */
9
7c49b523
MZ
10#ifndef __CONFIG_H
11#define __CONFIG_H
2e49984b
MV
12
13/*
14 * High Level Board Configuration Options
15 */
abc20aba 16#define CONFIG_CPU_PXA27X 1 /* Marvell PXA270 CPU */
85559679 17#define CONFIG_SYS_GENERIC_BOARD
f9f5486c 18#define CONFIG_SYS_TEXT_BASE 0x0
7c49b523
MZ
19/* Avoid overwriting factory configuration block */
20#define CONFIG_BOARD_SIZE_LIMIT 0x40000
2e49984b 21
2e49984b
MV
22/*
23 * Environment settings
24 */
f9f5486c
MV
25#define CONFIG_ENV_OVERWRITE
26#define CONFIG_SYS_MALLOC_LEN (128 * 1024)
27#define CONFIG_ARCH_CPU_INIT
2e49984b 28#define CONFIG_BOOTCOMMAND \
99d672fa 29 "if fatload mmc 0 0xa0000000 uImage; then " \
2e49984b
MV
30 "bootm 0xa0000000; " \
31 "fi; " \
32 "if usb reset && fatload usb 0 0xa0000000 uImage; then " \
33 "bootm 0xa0000000; " \
34 "fi; " \
99d672fa 35 "bootm 0xc0000;"
2e49984b
MV
36#define CONFIG_BOOTARGS "console=tty0 console=ttyS0,115200"
37#define CONFIG_TIMESTAMP
38#define CONFIG_BOOTDELAY 2 /* Autoboot delay */
39#define CONFIG_CMDLINE_TAG
40#define CONFIG_SETUP_MEMORY_TAGS
2e49984b 41#define CONFIG_LZMA /* LZMA compression support */
f9f5486c 42#define CONFIG_OF_LIBFDT
2e49984b
MV
43
44/*
45 * Serial Console Configuration
46 */
47#define CONFIG_PXA_SERIAL
48#define CONFIG_FFUART 1
ce6971cd 49#define CONFIG_CONS_INDEX 3
2e49984b 50#define CONFIG_BAUDRATE 115200
2e49984b
MV
51
52/*
53 * Bootloader Components Configuration
54 */
2e49984b 55#define CONFIG_CMD_ENV
2e49984b
MV
56#define CONFIG_CMD_MMC
57#define CONFIG_CMD_USB
2e49984b
MV
58
59/*
60 * Networking Configuration
2e49984b
MV
61 */
62#ifdef CONFIG_CMD_NET
63#define CONFIG_CMD_PING
64#define CONFIG_CMD_DHCP
65
2e49984b
MV
66#define CONFIG_DRIVER_DM9000 1
67#define CONFIG_DM9000_BASE 0x08000000
68#define DM9000_IO (CONFIG_DM9000_BASE)
69#define DM9000_DATA (CONFIG_DM9000_BASE + 4)
70#define CONFIG_NET_RETRY_COUNT 10
71
72#define CONFIG_BOOTP_BOOTFILESIZE
73#define CONFIG_BOOTP_BOOTPATH
74#define CONFIG_BOOTP_GATEWAY
75#define CONFIG_BOOTP_HOSTNAME
76#endif
77
2e49984b
MV
78/*
79 * HUSH Shell Configuration
80 */
81#define CONFIG_SYS_HUSH_PARSER 1
2e49984b 82
fe488a85 83#undef CONFIG_SYS_LONGHELP /* Saves 10 KB */
2e49984b 84#ifdef CONFIG_SYS_HUSH_PARSER
f9f5486c 85#define CONFIG_SYS_PROMPT "$ "
2e49984b 86#else
2e49984b 87#endif
f9f5486c
MV
88#define CONFIG_SYS_CBSIZE 256
89#define CONFIG_SYS_PBSIZE \
90 (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
91#define CONFIG_SYS_MAXARGS 16
92#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
2e49984b 93#define CONFIG_SYS_DEVICE_NULLDEV 1
f9f5486c
MV
94#define CONFIG_CMDLINE_EDITING 1
95#define CONFIG_AUTO_COMPLETE 1
96
2e49984b
MV
97/*
98 * Clock Configuration
99 */
f9f5486c 100#define CONFIG_SYS_CPUSPEED 0x290 /* 520MHz */
2e49984b 101
2e49984b
MV
102/*
103 * DRAM Map
104 */
105#define CONFIG_NR_DRAM_BANKS 1 /* We have 1 bank of DRAM */
106#define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
107#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
108
109#define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */
110#define CONFIG_SYS_DRAM_SIZE 0x04000000 /* 64 MB DRAM */
111
112#define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
113#define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
114
f9f5486c 115#define CONFIG_SYS_LOAD_ADDR PHYS_SDRAM_1
6ef6eb91 116#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
f9f5486c 117#define CONFIG_SYS_INIT_SP_ADDR 0x5c010000
6ef6eb91 118
2e49984b
MV
119/*
120 * NOR FLASH
121 */
122#ifdef CONFIG_CMD_FLASH
123#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
124#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
125
126#define CONFIG_SYS_FLASH_CFI
127#define CONFIG_FLASH_CFI_DRIVER 1
128
129#define CONFIG_SYS_MAX_FLASH_SECT (4 + 255)
130#define CONFIG_SYS_MAX_FLASH_BANKS 1
131
f9f5486c
MV
132#define CONFIG_SYS_FLASH_ERASE_TOUT (25 * CONFIG_SYS_HZ)
133#define CONFIG_SYS_FLASH_WRITE_TOUT (25 * CONFIG_SYS_HZ)
2e49984b
MV
134
135#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
136#define CONFIG_SYS_FLASH_PROTECTION 1
137
138#define CONFIG_ENV_IS_IN_FLASH 1
139
140#else /* No flash */
141#define CONFIG_SYS_NO_FLASH
50dea462 142#define CONFIG_ENV_IS_NOWHERE
2e49984b
MV
143#endif
144
f9f5486c 145#define CONFIG_SYS_MONITOR_BASE 0x0
7c49b523 146#define CONFIG_SYS_MONITOR_LEN 0x40000
2e49984b 147
7c49b523 148/* Skip factory configuration block */
f9f5486c 149#define CONFIG_ENV_ADDR \
7c49b523 150 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN + 0x40000)
f9f5486c
MV
151#define CONFIG_ENV_SIZE 0x40000
152#define CONFIG_ENV_SECT_SIZE 0x40000
2e49984b
MV
153
154/*
155 * GPIO settings
156 */
157#define CONFIG_SYS_GPSR0_VAL 0x00000000
158#define CONFIG_SYS_GPSR1_VAL 0x00020000
44ba7a37 159#define CONFIG_SYS_GPSR2_VAL 0x0002c000
2e49984b
MV
160#define CONFIG_SYS_GPSR3_VAL 0x00000000
161
162#define CONFIG_SYS_GPCR0_VAL 0x00000000
163#define CONFIG_SYS_GPCR1_VAL 0x00000000
164#define CONFIG_SYS_GPCR2_VAL 0x00000000
165#define CONFIG_SYS_GPCR3_VAL 0x00000000
166
44ba7a37
MZ
167#define CONFIG_SYS_GPDR0_VAL 0xc8008000
168#define CONFIG_SYS_GPDR1_VAL 0xfc02a981
169#define CONFIG_SYS_GPDR2_VAL 0x92c3ffff
170#define CONFIG_SYS_GPDR3_VAL 0x0061e804
2e49984b 171
44ba7a37
MZ
172#define CONFIG_SYS_GAFR0_L_VAL 0x80100000
173#define CONFIG_SYS_GAFR0_U_VAL 0xa5c00010
174#define CONFIG_SYS_GAFR1_L_VAL 0x6992901a
175#define CONFIG_SYS_GAFR1_U_VAL 0xaaa50008
176#define CONFIG_SYS_GAFR2_L_VAL 0xaaaaaaaa
177#define CONFIG_SYS_GAFR2_U_VAL 0x4109a002
178#define CONFIG_SYS_GAFR3_L_VAL 0x54000310
179#define CONFIG_SYS_GAFR3_U_VAL 0x00005401
2e49984b
MV
180
181#define CONFIG_SYS_PSSR_VAL 0x30
182
183/*
184 * Clock settings
185 */
186#define CONFIG_SYS_CKEN 0x00500240
187#define CONFIG_SYS_CCCR 0x02000290
188
189/*
190 * Memory settings
191 */
44ba7a37
MZ
192#define CONFIG_SYS_MSC0_VAL 0x9ee1c5f2
193#define CONFIG_SYS_MSC1_VAL 0x9ee1f994
194#define CONFIG_SYS_MSC2_VAL 0x9ee19ee1
195#define CONFIG_SYS_MDCNFG_VAL 0x090009c9
196#define CONFIG_SYS_MDREFR_VAL 0x2003a031
197#define CONFIG_SYS_MDMRS_VAL 0x00220022
198#define CONFIG_SYS_FLYCNFG_VAL 0x00010001
2e49984b
MV
199#define CONFIG_SYS_SXCNFG_VAL 0x40044004
200
201/*
202 * PCMCIA and CF Interfaces
203 */
44ba7a37
MZ
204#define CONFIG_SYS_MECR_VAL 0x00000000
205#define CONFIG_SYS_MCMEM0_VAL 0x00028307
2e49984b 206#define CONFIG_SYS_MCMEM1_VAL 0x00014307
44ba7a37 207#define CONFIG_SYS_MCATT0_VAL 0x00038787
2e49984b 208#define CONFIG_SYS_MCATT1_VAL 0x0001c787
44ba7a37 209#define CONFIG_SYS_MCIO0_VAL 0x0002830f
2e49984b
MV
210#define CONFIG_SYS_MCIO1_VAL 0x0001430f
211
67a1f00c 212#include "pxa-common.h"
2e49984b 213
7c49b523 214#endif /* __CONFIG_H */