]> git.ipfire.org Git - thirdparty/u-boot.git/blame - include/configs/corenet_ds.h
common: Drop linux/stringify.h from common header
[thirdparty/u-boot.git] / include / configs / corenet_ds.h
CommitLineData
83d290c5 1/* SPDX-License-Identifier: GPL-2.0+ */
d1712369 2/*
3d7506fa 3 * Copyright 2009-2012 Freescale Semiconductor, Inc.
9919e7ea 4 * Copyright 2020 NXP
d1712369
KG
5 */
6
7/*
8 * Corenet DS style board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
1af3c7f4
SG
13#include <linux/stringify.h>
14
d1712369
KG
15#include "../board/freescale/common/ics307_clk.h"
16
2a9fab82 17#ifdef CONFIG_RAMBOOT_PBL
bef18454 18#ifdef CONFIG_NXP_ESBC
467a40df
AB
19#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
20#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
88718be3 21#ifdef CONFIG_MTD_RAW_NAND
467a40df
AB
22#define CONFIG_RAMBOOT_NAND
23#endif
5050f6f0 24#define CONFIG_BOOTSCRIPT_COPY_RAM
467a40df 25#else
2a9fab82
SX
26#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
27#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
e4536f8e 28#define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
850af2c7 29#if defined(CONFIG_TARGET_P3041DS)
e4536f8e 30#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p3041ds.cfg
529fb062 31#elif defined(CONFIG_TARGET_P4080DS)
e4536f8e 32#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p4080ds.cfg
3b83649d 33#elif defined(CONFIG_TARGET_P5020DS)
e4536f8e 34#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5020ds.cfg
161b4724 35#elif defined(CONFIG_TARGET_P5040DS)
e4536f8e 36#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5040ds.cfg
5d898a00 37#endif
2a9fab82 38#endif
467a40df 39#endif
2a9fab82 40
461632bd 41#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
292dc6c5 42/* Set 1M boot space */
461632bd
LG
43#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
44#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
45 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
292dc6c5 46#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
292dc6c5
LG
47#endif
48
d1712369 49/* High Level Configuration Options */
d1712369 50#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
d1712369 51
7a577fda
KG
52#ifndef CONFIG_RESET_VECTOR_ADDRESS
53#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
54#endif
55
d1712369 56#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
51370d56 57#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
b38eaec5
RD
58#define CONFIG_PCIE1 /* PCIE controller 1 */
59#define CONFIG_PCIE2 /* PCIE controller 2 */
d1712369 60#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
d1712369 61
d1712369
KG
62#define CONFIG_ENV_OVERWRITE
63
be827c7a 64#if defined(CONFIG_SPIFLASH)
be827c7a 65#elif defined(CONFIG_SDCARD)
4394d0c2 66#define CONFIG_FSL_FIXED_MMC_LOCATION
be827c7a 67#define CONFIG_SYS_MMC_ENV_DEV 0
d1712369
KG
68#endif
69
70#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
d1712369
KG
71
72/*
73 * These can be toggled for performance analysis, otherwise use default.
74 */
75#define CONFIG_SYS_CACHE_STASHING
76#define CONFIG_BACKSIDE_L2_CACHE
77#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
78#define CONFIG_BTB /* toggle branch predition */
8ed20f2c 79#define CONFIG_DDR_ECC
d1712369
KG
80#ifdef CONFIG_DDR_ECC
81#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
82#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
83#endif
84
85#define CONFIG_ENABLE_36BIT_PHYS
86
87#ifdef CONFIG_PHYS_64BIT
88#define CONFIG_ADDR_MAP
89#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
90#endif
91
4672e1ea 92#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
d1712369 93
2a9fab82
SX
94/*
95 * Config the L3 Cache as L3 SRAM
96 */
97#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
98#ifdef CONFIG_PHYS_64BIT
99#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
100#else
101#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
102#endif
103#define CONFIG_SYS_L3_SIZE (1024 << 10)
104#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
105
d1712369
KG
106#ifdef CONFIG_PHYS_64BIT
107#define CONFIG_SYS_DCSRBAR 0xf0000000
108#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
109#endif
110
111/* EEPROM */
112#define CONFIG_ID_EEPROM
113#define CONFIG_SYS_I2C_EEPROM_NXID
114#define CONFIG_SYS_EEPROM_BUS_NUM 0
115#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
116#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
117
118/*
119 * DDR Setup
120 */
121#define CONFIG_VERY_BIG_RAM
122#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
123#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
124
125#define CONFIG_DIMM_SLOTS_PER_CTLR 1
90870d98 126#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
d1712369
KG
127
128#define CONFIG_DDR_SPD
d1712369 129
d1712369
KG
130#define CONFIG_SYS_SPD_BUS_NUM 1
131#define SPD_EEPROM_ADDRESS1 0x51
132#define SPD_EEPROM_ADDRESS2 0x52
e02aea61 133#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
28a96671 134#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
d1712369
KG
135
136/*
137 * Local Bus Definitions
138 */
139
140/* Set the local bus clock 1/8 of platform clock */
141#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
142
143#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
144#ifdef CONFIG_PHYS_64BIT
145#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
146#else
147#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
148#endif
149
374a235d 150#define CONFIG_SYS_FLASH_BR_PRELIM \
7ee41107 151 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
374a235d
SX
152 | BR_PS_16 | BR_V)
153#define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
d1712369
KG
154 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
155
156#define CONFIG_SYS_BR1_PRELIM \
157 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
158#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
159
d1712369
KG
160#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
161#ifdef CONFIG_PHYS_64BIT
162#define PIXIS_BASE_PHYS 0xfffdf0000ull
163#else
164#define PIXIS_BASE_PHYS PIXIS_BASE
165#endif
166
167#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
168#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
169
170#define PIXIS_LBMAP_SWITCH 7
171#define PIXIS_LBMAP_MASK 0xf0
172#define PIXIS_LBMAP_SHIFT 4
173#define PIXIS_LBMAP_ALTBANK 0x40
174
175#define CONFIG_SYS_FLASH_QUIET_TEST
176#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
177
178#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
179#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
180#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
181#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
182
14d0a02a 183#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
d1712369 184
2a9fab82
SX
185#if defined(CONFIG_RAMBOOT_PBL)
186#define CONFIG_SYS_RAMBOOT
187#endif
188
e02aea61 189/* Nand Flash */
e02aea61
KG
190#ifdef CONFIG_NAND_FSL_ELBC
191#define CONFIG_SYS_NAND_BASE 0xffa00000
192#ifdef CONFIG_PHYS_64BIT
193#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
194#else
195#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
196#endif
197
198#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
199#define CONFIG_SYS_MAX_NAND_DEVICE 1
e02aea61
KG
200#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
201
202/* NAND flash config */
203#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
204 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
205 | BR_PS_8 /* Port Size = 8 bit */ \
206 | BR_MS_FCM /* MSEL = FCM */ \
207 | BR_V) /* valid */
208#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
209 | OR_FCM_PGS /* Large Page*/ \
210 | OR_FCM_CSCT \
211 | OR_FCM_CST \
212 | OR_FCM_CHT \
213 | OR_FCM_SCY_1 \
214 | OR_FCM_TRLX \
215 | OR_FCM_EHTR)
216
88718be3 217#ifdef CONFIG_MTD_RAW_NAND
374a235d
SX
218#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
219#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
220#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
221#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
222#else
223#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
224#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
225#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
226#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
227#endif
374a235d
SX
228#else
229#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
230#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
c6d33901 231#endif /* CONFIG_NAND_FSL_ELBC */
e02aea61 232
d1712369
KG
233#define CONFIG_SYS_FLASH_EMPTY_INFO
234#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
235#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
236
d1712369
KG
237#define CONFIG_HWCONFIG
238
239/* define to use L1 as initial stack */
240#define CONFIG_L1_INIT_RAM
241#define CONFIG_SYS_INIT_RAM_LOCK
242#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
243#ifdef CONFIG_PHYS_64BIT
244#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
245#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
246/* The assembler doesn't like typecast */
247#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
248 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
249 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
250#else
251#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
252#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
253#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
254#endif
553f0982 255#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
d1712369 256
25ddd1fb 257#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
d1712369
KG
258#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
259
9307cbab 260#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
d1712369
KG
261#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
262
263/* Serial Port - controlled on board with jumper J8
264 * open - index 2
265 * shorted - index 1
266 */
d1712369
KG
267#define CONFIG_SYS_NS16550_SERIAL
268#define CONFIG_SYS_NS16550_REG_SIZE 1
269#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
270
271#define CONFIG_SYS_BAUDRATE_TABLE \
272 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
273
274#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
275#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
276#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
277#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
278
d1712369 279/* I2C */
9919e7ea 280#ifndef CONFIG_DM_I2C
00f792e0 281#define CONFIG_SYS_I2C
00f792e0
HS
282#define CONFIG_SYS_FSL_I2C_SPEED 400000
283#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
284#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
285#define CONFIG_SYS_FSL_I2C2_SPEED 400000
286#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
287#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
9919e7ea
BL
288#else
289#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
290#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
291#endif
292#define CONFIG_SYS_I2C_FSL
d1712369
KG
293
294/*
295 * RapidIO
296 */
a09b9b68 297#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
d1712369 298#ifdef CONFIG_PHYS_64BIT
a09b9b68 299#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
d1712369 300#else
a09b9b68 301#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
d1712369 302#endif
a09b9b68 303#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
d1712369 304
a09b9b68 305#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
d1712369 306#ifdef CONFIG_PHYS_64BIT
a09b9b68 307#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
d1712369 308#else
a09b9b68 309#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
d1712369 310#endif
a09b9b68 311#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
d1712369 312
5ffa88ec
LG
313/*
314 * for slave u-boot IMAGE instored in master memory space,
315 * PHYS must be aligned based on the SIZE
316 */
e4911815
LG
317#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
318#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
319#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
320#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
3f1af81b 321/*
ff65f126 322 * for slave UCODE and ENV instored in master memory space,
3f1af81b
LG
323 * PHYS must be aligned based on the SIZE
324 */
e4911815 325#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
b5f7c873
LG
326#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
327#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
ff65f126 328
5056c8e0 329/* slave core release by master*/
b5f7c873
LG
330#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
331#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
5ffa88ec 332
292dc6c5 333/*
461632bd 334 * SRIO_PCIE_BOOT - SLAVE
292dc6c5 335 */
461632bd
LG
336#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
337#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
338#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
339 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
292dc6c5
LG
340#endif
341
2dd3095d
SX
342/*
343 * eSPI - Enhanced SPI
344 */
2dd3095d 345
d1712369
KG
346/*
347 * General PCI
348 * Memory space is mapped 1-1, but I/O space must start from 0.
349 */
350
351/* controller 1, direct to uli, tgtid 3, Base address 20000 */
352#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
d1712369 353#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
d1712369 354#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
d1712369 355#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
d1712369
KG
356
357/* controller 2, Slot 2, tgtid 2, Base address 201000 */
358#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
d1712369 359#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
d1712369 360#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
d1712369 361#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
d1712369
KG
362
363/* controller 3, Slot 1, tgtid 1, Base address 202000 */
02bb4989 364#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
d1712369 365#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
d1712369 366#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
d1712369 367#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
d1712369 368
1bf8e9fd 369/* controller 4, Base address 203000 */
1bf8e9fd 370#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
1bf8e9fd 371#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
1bf8e9fd 372
d1712369
KG
373/* Qman/Bman */
374#define CONFIG_SYS_BMAN_NUM_PORTALS 10
375#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
376#ifdef CONFIG_PHYS_64BIT
377#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
378#else
379#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
380#endif
381#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
3fa66db4
JL
382#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
383#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
384#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
385#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
386#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
387 CONFIG_SYS_BMAN_CENA_SIZE)
388#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
389#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
d1712369
KG
390#define CONFIG_SYS_QMAN_NUM_PORTALS 10
391#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
392#ifdef CONFIG_PHYS_64BIT
393#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
394#else
395#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
396#endif
397#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
3fa66db4
JL
398#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
399#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
400#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
401#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
402#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
403 CONFIG_SYS_QMAN_CENA_SIZE)
404#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
405#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
d1712369
KG
406
407#define CONFIG_SYS_DPAA_FMAN
408#define CONFIG_SYS_DPAA_PME
409/* Default address of microcode for the Linux Fman driver */
ffadc441
TT
410#if defined(CONFIG_SPIFLASH)
411/*
412 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
413 * env, so we got 0x110000.
414 */
dcf1d774 415#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
ffadc441
TT
416#elif defined(CONFIG_SDCARD)
417/*
418 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
e222b1f3
PK
419 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
420 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
ffadc441 421 */
dcf1d774 422#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
88718be3 423#elif defined(CONFIG_MTD_RAW_NAND)
dcf1d774 424#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
461632bd 425#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
292dc6c5
LG
426/*
427 * Slave has no ucode locally, it can fetch this from remote. When implementing
428 * in two corenet boards, slave's ucode could be stored in master's memory
429 * space, the address can be mapped from slave TLB->slave LAW->
461632bd
LG
430 * slave SRIO or PCIE outbound window->master inbound window->
431 * master LAW->the ucode address in master's memory space.
292dc6c5 432 */
dcf1d774 433#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
d1712369 434#else
dcf1d774 435#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
d1712369 436#endif
f2717b47
TT
437#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
438#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
d1712369 439
d1712369 440#ifdef CONFIG_PCI
7bf7edd4
HZ
441#if !defined(CONFIG_DM_PCI)
442#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
842033e6 443#define CONFIG_PCI_INDIRECT_BRIDGE
7bf7edd4
HZ
444#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
445#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
446#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
447#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
448#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
449#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
450#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
451#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
452#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
453#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
454#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
455#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
456#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
457#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
458#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
459#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
460#endif
d1712369 461
d1712369 462#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
d1712369
KG
463#endif /* CONFIG_PCI */
464
465/* SATA */
466#ifdef CONFIG_FSL_SATA_V2
d1712369
KG
467#define CONFIG_SYS_SATA_MAX_DEVICE 2
468#define CONFIG_SATA1
469#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
470#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
471#define CONFIG_SATA2
472#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
473#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
474
475#define CONFIG_LBA48
d1712369
KG
476#endif
477
478#ifdef CONFIG_FMAN_ENET
479#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
480#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
481#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
482#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
483#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
484
d1712369
KG
485#define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
486#define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
487#define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
488#define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
489#define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
d1712369
KG
490
491#define CONFIG_SYS_TBIPA_VALUE 8
d1712369 492#define CONFIG_ETHPRIME "FM1@DTSEC1"
d1712369
KG
493#endif
494
495/*
496 * Environment
497 */
d1712369
KG
498#define CONFIG_LOADS_ECHO /* echo on for serial download */
499#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
500
d1712369
KG
501/*
502* USB
503*/
3d7506fa 504#define CONFIG_HAS_FSL_DR_USB
505#define CONFIG_HAS_FSL_MPH_USB
506
507#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
d1712369
KG
508#define CONFIG_USB_EHCI_FSL
509#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
3d7506fa 510#endif
d1712369 511
d1712369 512#ifdef CONFIG_MMC
d1712369
KG
513#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
514#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
d1712369
KG
515#endif
516
517/*
518 * Miscellaneous configurable options
519 */
d1712369 520#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
d1712369
KG
521
522/*
523 * For booting Linux, the board info and command line data
a832ac41 524 * have to be in the first 64 MB of memory, since this is
d1712369
KG
525 * the maximum mapped by the Linux kernel during initialization.
526 */
a832ac41
KG
527#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
528#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
d1712369 529
d1712369
KG
530#ifdef CONFIG_CMD_KGDB
531#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
d1712369
KG
532#endif
533
534/*
535 * Environment Configuration
536 */
8b3637c6 537#define CONFIG_ROOTPATH "/opt/nfsroot"
b3f44c21 538#define CONFIG_BOOTFILE "uImage"
d1712369
KG
539#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
540
541/* default location for tftp and bootm */
542#define CONFIG_LOADADDR 1000000
543
529fb062 544#ifdef CONFIG_TARGET_P4080DS
68d4230c
RM
545#define __USB_PHY_TYPE ulpi
546#else
547#define __USB_PHY_TYPE utmi
548#endif
549
d1712369 550#define CONFIG_EXTRA_ENV_SETTINGS \
c2b3b640 551 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
68d4230c 552 "bank_intlv=cs0_cs1;" \
55964bb6 553 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
554 "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
d1712369 555 "netdev=eth0\0" \
5368c55d
MV
556 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
557 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
c2b3b640
EM
558 "tftpflash=tftpboot $loadaddr $uboot && " \
559 "protect off $ubootaddr +$filesize && " \
560 "erase $ubootaddr +$filesize && " \
561 "cp.b $loadaddr $ubootaddr $filesize && " \
562 "protect on $ubootaddr +$filesize && " \
563 "cmp.b $loadaddr $ubootaddr $filesize\0" \
d1712369
KG
564 "consoledev=ttyS0\0" \
565 "ramdiskaddr=2000000\0" \
566 "ramdiskfile=p4080ds/ramdisk.uboot\0" \
b24a4f62 567 "fdtaddr=1e00000\0" \
d1712369 568 "fdtfile=p4080ds/p4080ds.dtb\0" \
3246584d 569 "bdev=sda3\0"
d1712369
KG
570
571#define CONFIG_HDBOOT \
572 "setenv bootargs root=/dev/$bdev rw " \
573 "console=$consoledev,$baudrate $othbootargs;" \
574 "tftp $loadaddr $bootfile;" \
575 "tftp $fdtaddr $fdtfile;" \
576 "bootm $loadaddr - $fdtaddr"
577
578#define CONFIG_NFSBOOTCOMMAND \
579 "setenv bootargs root=/dev/nfs rw " \
580 "nfsroot=$serverip:$rootpath " \
581 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
582 "console=$consoledev,$baudrate $othbootargs;" \
583 "tftp $loadaddr $bootfile;" \
584 "tftp $fdtaddr $fdtfile;" \
585 "bootm $loadaddr - $fdtaddr"
586
587#define CONFIG_RAMBOOTCOMMAND \
588 "setenv bootargs root=/dev/ram rw " \
589 "console=$consoledev,$baudrate $othbootargs;" \
590 "tftp $ramdiskaddr $ramdiskfile;" \
591 "tftp $loadaddr $bootfile;" \
592 "tftp $fdtaddr $fdtfile;" \
593 "bootm $loadaddr $ramdiskaddr $fdtaddr"
594
595#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
596
7065b7d4 597#include <asm/fsl_secure_boot.h>
7065b7d4 598
d1712369 599#endif /* __CONFIG_H */