]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/davinci_dvevm.h
Merge branch 'master' of git://git.denx.de/u-boot-mpc85xx
[people/ms/u-boot.git] / include / configs / davinci_dvevm.h
CommitLineData
c74b2108
SK
1/*
2 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License as
6 * published by the Free Software Foundation; either version 2 of
7 * the License, or (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
17 * MA 02111-1307 USA
18 */
19
20#ifndef __CONFIG_H
21#define __CONFIG_H
c74b2108
SK
22
23/*
24 * Define this to make U-Boot skip low level initialization when loaded
25 * by initial bootloader. Not required by NAND U-Boot version but IS
26 * required for a NOR version used to burn the real NOR U-Boot into
27 * NOR Flash. NAND and NOR support for DaVinci chips is mutually exclusive
28 * so it is NOT possible to build a U-Boot with both NAND and NOR routines.
29 * NOR U-Boot is loaded directly from Flash so it must perform all the
30 * low level initialization itself. NAND version is loaded by an initial
31 * bootloader (UBL in TI-ese) that performs such an initialization so it's
32 * skipped in NAND version. The third DaVinci boot mode loads a bootloader
33 * via UART0 and that bootloader in turn loads and runs U-Boot (or whatever)
34 * performing low level init prior to loading. All that means we can NOT use
35 * NAND version to put U-Boot into NOR because it doesn't have NOR support and
36 * we can NOT use NOR version because it performs low level initialization
37 * effectively destroying itself in DDR memory. That's why a separate NOR
38 * version with this define is needed. It is loaded via UART, then one uses
39 * it to somehow download a proper NOR version built WITHOUT this define to
40 * RAM (tftp?) and burn it to NOR Flash. I would be probably able to squeeze
41 * NOR support into the initial bootloader so it won't be needed but DaVinci
42 * static RAM might be too small for this (I have something like 2Kbytes left
43 * as of now, without NOR support) so this might've not happened...
44 *
45#define CONFIG_NOR_UART_BOOT
46 */
47
48/*=======*/
49/* Board */
50/*=======*/
51#define DV_EVM
6d0f6bcf 52#define CONFIG_SYS_NAND_SMALLPAGE
aac0b4b6 53#define CONFIG_SYS_USE_NAND
7a4f511b 54#define CONFIG_DISPLAY_CPUINFO
c74b2108
SK
55/*===================*/
56/* SoC Configuration */
57/*===================*/
58#define CONFIG_ARM926EJS /* arm926ejs CPU core */
6d0f6bcf
JCPV
59#define CONFIG_SYS_TIMERBASE 0x01c21400 /* use timer 0 */
60#define CONFIG_SYS_HZ_CLOCK 27000000 /* Timer Input clock freq */
61#define CONFIG_SYS_HZ 1000
f7904368 62#define CONFIG_SOC_DM644X
c74b2108
SK
63/*====================================================*/
64/* EEPROM definitions for Atmel 24C256BN SEEPROM chip */
65/* on Sonata/DV_EVM board. No EEPROM on schmoogie. */
66/*====================================================*/
6d0f6bcf
JCPV
67#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
68#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
69#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
70#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
c74b2108
SK
71/*=============*/
72/* Memory Info */
73/*=============*/
6d0f6bcf 74#define CONFIG_SYS_MALLOC_LEN (0x10000 + 128*1024) /* malloc() len */
6d0f6bcf
JCPV
75#define CONFIG_SYS_MEMTEST_START 0x80000000 /* memtest start address */
76#define CONFIG_SYS_MEMTEST_END 0x81000000 /* 16MB RAM test */
c74b2108
SK
77#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
78#define CONFIG_STACKSIZE (256*1024) /* regular stack */
79#define PHYS_SDRAM_1 0x80000000 /* DDR Start */
80#define PHYS_SDRAM_1_SIZE 0x10000000 /* DDR size 256MB */
aac0b4b6 81
c74b2108
SK
82#define DDR_8BANKS /* 8-bank DDR2 (256MB) */
83/*====================*/
84/* Serial Driver info */
85/*====================*/
6d0f6bcf
JCPV
86#define CONFIG_SYS_NS16550
87#define CONFIG_SYS_NS16550_SERIAL
7ee38c04 88#define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size, byteorder */
6d0f6bcf 89#define CONFIG_SYS_NS16550_COM1 0x01c20000 /* Base address of UART0 */
7239c5da 90#define CONFIG_SYS_NS16550_CLK CONFIG_SYS_HZ_CLOCK /* Input clock to NS16550 */
c74b2108
SK
91#define CONFIG_CONS_INDEX 1 /* use UART0 for console */
92#define CONFIG_BAUDRATE 115200 /* Default baud rate */
6d0f6bcf 93#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
c74b2108
SK
94/*===================*/
95/* I2C Configuration */
96/*===================*/
97#define CONFIG_HARD_I2C
98#define CONFIG_DRIVER_DAVINCI_I2C
6d0f6bcf
JCPV
99#define CONFIG_SYS_I2C_SPEED 80000 /* 100Kbps won't work, silicon bug */
100#define CONFIG_SYS_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */
c74b2108
SK
101/*==================================*/
102/* Network & Ethernet Configuration */
103/*==================================*/
104#define CONFIG_DRIVER_TI_EMAC
e6441c4f 105#define CONFIG_EMAC_MDIO_PHY_NUM 1
c74b2108
SK
106#define CONFIG_MII
107#define CONFIG_BOOTP_DEFAULT
108#define CONFIG_BOOTP_DNS
109#define CONFIG_BOOTP_DNS2
110#define CONFIG_BOOTP_SEND_HOSTNAME
111#define CONFIG_NET_RETRY_COUNT 10
8453587e 112#define CONFIG_NET_MULTI
c74b2108
SK
113/*=====================*/
114/* Flash & Environment */
115/*=====================*/
6d0f6bcf 116#ifdef CONFIG_SYS_USE_NAND
ee4f3e27 117#define CONFIG_NAND_DAVINCI
97f4eb8c 118#define CONFIG_SYS_NAND_CS 2
5a1aceb0 119#undef CONFIG_ENV_IS_IN_FLASH
6d0f6bcf 120#define CONFIG_SYS_NO_FLASH
51bfee19 121#define CONFIG_ENV_IS_IN_NAND /* U-Boot env in NAND Flash */
6d0f6bcf 122#ifdef CONFIG_SYS_NAND_SMALLPAGE
0e8d1586 123#define CONFIG_ENV_SECT_SIZE 512 /* Env sector Size */
a16df2c1 124#define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
269dfea0 125#define CONFIG_MTD_PARTITIONS
5d0f5362 126#define CONFIG_MTD_DEVICE
269dfea0
DB
127#define CONFIG_CMD_MTDPARTS
128#define MTDIDS_DEFAULT \
129 "nand0=davinci_nand.0"
130#define MTDPARTS_DEFAULT \
131 "mtdparts=davinci_nand.0:384k(bootloader)ro,4m(kernel),-(filesystem)"
c74b2108 132#else
0e8d1586 133#define CONFIG_ENV_SECT_SIZE 2048 /* Env sector Size */
a16df2c1 134#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
c74b2108
SK
135#endif
136#define CONFIG_SKIP_LOWLEVEL_INIT /* U-Boot is loaded by a bootloader */
6d0f6bcf 137#define CONFIG_SYS_NAND_BASE 0x02000000
269dfea0 138#define CONFIG_SYS_NAND_USE_FLASH_BBT
6d0f6bcf
JCPV
139#define CONFIG_SYS_NAND_HW_ECC
140#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
0e8d1586 141#define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */
6d0f6bcf 142#elif defined(CONFIG_SYS_USE_NOR)
c74b2108
SK
143#ifdef CONFIG_NOR_UART_BOOT
144#define CONFIG_SKIP_LOWLEVEL_INIT /* U-Boot is loaded by a bootloader */
c74b2108
SK
145#else
146#undef CONFIG_SKIP_LOWLEVEL_INIT
c74b2108 147#endif
5a1aceb0 148#define CONFIG_ENV_IS_IN_FLASH
6d0f6bcf 149#undef CONFIG_SYS_NO_FLASH
00b1883a 150#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
151#define CONFIG_SYS_FLASH_CFI
152#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
153#define CONFIG_SYS_FLASH_SECT_SZ 0x10000 /* 64KB sect size AMD Flash */
154#define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ*3)
53677ef1 155#define PHYS_FLASH_1 0x02000000 /* CS2 Base address */
6d0f6bcf 156#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1 /* Flash Base for U-Boot */
53677ef1 157#define PHYS_FLASH_SIZE 0x2000000 /* Flash size 32MB */
6d0f6bcf
JCPV
158#define CONFIG_SYS_MAX_FLASH_SECT (PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)
159#define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ /* Env sector Size */
c74b2108
SK
160#endif
161/*==============================*/
162/* U-Boot general configuration */
163/*==============================*/
53677ef1 164#undef CONFIG_USE_IRQ /* No IRQ/FIQ in U-Boot */
c74b2108 165#define CONFIG_MISC_INIT_R
950a3924 166#undef CONFIG_BOOTDELAY
c74b2108 167#define CONFIG_BOOTFILE "uImage" /* Boot file name */
6d0f6bcf
JCPV
168#define CONFIG_SYS_PROMPT "U-Boot > " /* Monitor Command Prompt */
169#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
170#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print buffer sz */
171#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
172#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
173#define CONFIG_SYS_LOAD_ADDR 0x80700000 /* default Linux kernel load address */
c74b2108
SK
174#define CONFIG_VERSION_VARIABLE
175#define CONFIG_AUTO_COMPLETE /* Won't work with hush so far, may be later */
6d0f6bcf
JCPV
176#define CONFIG_SYS_HUSH_PARSER
177#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
c74b2108 178#define CONFIG_CMDLINE_EDITING
6d0f6bcf 179#define CONFIG_SYS_LONGHELP
c74b2108
SK
180#define CONFIG_CRC32_VERIFY
181#define CONFIG_MX_CYCLIC
20cc0661
TA
182#define CONFIG_MUSB_HCD
183#define CONFIG_USB_DAVINCI
c74b2108
SK
184/*===================*/
185/* Linux Information */
186/*===================*/
187#define LINUX_BOOT_PARAM_ADDR 0x80000100
188#define CONFIG_CMDLINE_TAG
189#define CONFIG_SETUP_MEMORY_TAGS
190#define CONFIG_BOOTARGS "mem=120M console=ttyS0,115200n8 root=/dev/hda1 rw noinitrd ip=dhcp"
191#define CONFIG_BOOTCOMMAND "setenv setboot setenv bootargs \\$(bootargs) video=dm64xxfb:output=\\$(videostd);run setboot; bootm 0x2050000"
192/*=================*/
193/* U-Boot commands */
194/*=================*/
195#include <config_cmd_default.h>
196#define CONFIG_CMD_ASKENV
197#define CONFIG_CMD_DHCP
198#define CONFIG_CMD_DIAG
199#define CONFIG_CMD_I2C
200#define CONFIG_CMD_MII
201#define CONFIG_CMD_PING
202#define CONFIG_CMD_SAVES
203#define CONFIG_CMD_EEPROM
204#undef CONFIG_CMD_BDI
205#undef CONFIG_CMD_FPGA
206#undef CONFIG_CMD_SETGETDCR
6d0f6bcf 207#ifdef CONFIG_SYS_USE_NAND
c74b2108
SK
208#undef CONFIG_CMD_FLASH
209#undef CONFIG_CMD_IMLS
210#define CONFIG_CMD_NAND
6d0f6bcf 211#elif defined(CONFIG_SYS_USE_NOR)
c74b2108
SK
212#define CONFIG_CMD_JFFS2
213#else
6d0f6bcf 214#error "Either CONFIG_SYS_USE_NAND or CONFIG_SYS_USE_NOR _MUST_ be defined !!!"
c74b2108 215#endif
20cc0661
TA
216/*==========================*/
217/* USB MSC support (if any) */
218/*==========================*/
219#ifdef CONFIG_USB_DAVINCI
220#define CONFIG_CMD_USB
221#ifdef CONFIG_MUSB_HCD
222#define CONFIG_USB_STORAGE
223#define CONFIG_CMD_STORAGE
224#define CONFIG_CMD_FAT
225#define CONFIG_DOS_PARTITION
226#endif
227#ifdef CONFIG_USB_KEYBOARD
228#define CONFIG_SYS_USB_EVENT_POLL
229#define CONFIG_PREBOOT "usb start"
230#endif
231#endif
aac0b4b6
SP
232
233#define CONFIG_MAX_RAM_BANK_SIZE (256 << 20) /* 256 MB */
234
235#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
236#define CONFIG_SYS_INIT_RAM_SIZE 0x1000
237#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + \
238 CONFIG_SYS_INIT_RAM_SIZE - \
239 GENERATED_GBL_DATA_SIZE)
240
c74b2108 241#endif /* __CONFIG_H */