]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/davinci_dvevm.h
ARM: Remove unused stack and irq config defines
[people/ms/u-boot.git] / include / configs / davinci_dvevm.h
CommitLineData
c74b2108
SK
1/*
2 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License as
6 * published by the Free Software Foundation; either version 2 of
7 * the License, or (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
17 * MA 02111-1307 USA
18 */
19
20#ifndef __CONFIG_H
21#define __CONFIG_H
c74b2108
SK
22
23/*
24 * Define this to make U-Boot skip low level initialization when loaded
25 * by initial bootloader. Not required by NAND U-Boot version but IS
26 * required for a NOR version used to burn the real NOR U-Boot into
27 * NOR Flash. NAND and NOR support for DaVinci chips is mutually exclusive
28 * so it is NOT possible to build a U-Boot with both NAND and NOR routines.
29 * NOR U-Boot is loaded directly from Flash so it must perform all the
30 * low level initialization itself. NAND version is loaded by an initial
31 * bootloader (UBL in TI-ese) that performs such an initialization so it's
32 * skipped in NAND version. The third DaVinci boot mode loads a bootloader
33 * via UART0 and that bootloader in turn loads and runs U-Boot (or whatever)
34 * performing low level init prior to loading. All that means we can NOT use
35 * NAND version to put U-Boot into NOR because it doesn't have NOR support and
36 * we can NOT use NOR version because it performs low level initialization
37 * effectively destroying itself in DDR memory. That's why a separate NOR
38 * version with this define is needed. It is loaded via UART, then one uses
39 * it to somehow download a proper NOR version built WITHOUT this define to
40 * RAM (tftp?) and burn it to NOR Flash. I would be probably able to squeeze
41 * NOR support into the initial bootloader so it won't be needed but DaVinci
42 * static RAM might be too small for this (I have something like 2Kbytes left
43 * as of now, without NOR support) so this might've not happened...
44 *
45#define CONFIG_NOR_UART_BOOT
46 */
47
48/*=======*/
49/* Board */
50/*=======*/
51#define DV_EVM
6d0f6bcf 52#define CONFIG_SYS_NAND_SMALLPAGE
aac0b4b6 53#define CONFIG_SYS_USE_NAND
c74b2108
SK
54/*===================*/
55/* SoC Configuration */
56/*===================*/
57#define CONFIG_ARM926EJS /* arm926ejs CPU core */
6d0f6bcf
JCPV
58#define CONFIG_SYS_TIMERBASE 0x01c21400 /* use timer 0 */
59#define CONFIG_SYS_HZ_CLOCK 27000000 /* Timer Input clock freq */
60#define CONFIG_SYS_HZ 1000
f7904368 61#define CONFIG_SOC_DM644X
c74b2108
SK
62/*====================================================*/
63/* EEPROM definitions for Atmel 24C256BN SEEPROM chip */
64/* on Sonata/DV_EVM board. No EEPROM on schmoogie. */
65/*====================================================*/
6d0f6bcf
JCPV
66#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
67#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
68#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
69#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
c74b2108
SK
70/*=============*/
71/* Memory Info */
72/*=============*/
6d0f6bcf 73#define CONFIG_SYS_MALLOC_LEN (0x10000 + 128*1024) /* malloc() len */
6d0f6bcf
JCPV
74#define CONFIG_SYS_MEMTEST_START 0x80000000 /* memtest start address */
75#define CONFIG_SYS_MEMTEST_END 0x81000000 /* 16MB RAM test */
c74b2108 76#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
c74b2108
SK
77#define PHYS_SDRAM_1 0x80000000 /* DDR Start */
78#define PHYS_SDRAM_1_SIZE 0x10000000 /* DDR size 256MB */
aac0b4b6 79
c74b2108
SK
80#define DDR_8BANKS /* 8-bank DDR2 (256MB) */
81/*====================*/
82/* Serial Driver info */
83/*====================*/
6d0f6bcf
JCPV
84#define CONFIG_SYS_NS16550
85#define CONFIG_SYS_NS16550_SERIAL
7ee38c04 86#define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size, byteorder */
6d0f6bcf 87#define CONFIG_SYS_NS16550_COM1 0x01c20000 /* Base address of UART0 */
7239c5da 88#define CONFIG_SYS_NS16550_CLK CONFIG_SYS_HZ_CLOCK /* Input clock to NS16550 */
c74b2108
SK
89#define CONFIG_CONS_INDEX 1 /* use UART0 for console */
90#define CONFIG_BAUDRATE 115200 /* Default baud rate */
c74b2108
SK
91/*===================*/
92/* I2C Configuration */
93/*===================*/
94#define CONFIG_HARD_I2C
95#define CONFIG_DRIVER_DAVINCI_I2C
6d0f6bcf
JCPV
96#define CONFIG_SYS_I2C_SPEED 80000 /* 100Kbps won't work, silicon bug */
97#define CONFIG_SYS_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */
c74b2108
SK
98/*==================================*/
99/* Network & Ethernet Configuration */
100/*==================================*/
101#define CONFIG_DRIVER_TI_EMAC
102#define CONFIG_MII
103#define CONFIG_BOOTP_DEFAULT
104#define CONFIG_BOOTP_DNS
105#define CONFIG_BOOTP_DNS2
106#define CONFIG_BOOTP_SEND_HOSTNAME
107#define CONFIG_NET_RETRY_COUNT 10
108/*=====================*/
109/* Flash & Environment */
110/*=====================*/
6d0f6bcf 111#ifdef CONFIG_SYS_USE_NAND
ee4f3e27 112#define CONFIG_NAND_DAVINCI
97f4eb8c 113#define CONFIG_SYS_NAND_CS 2
5a1aceb0 114#undef CONFIG_ENV_IS_IN_FLASH
6d0f6bcf 115#define CONFIG_SYS_NO_FLASH
51bfee19 116#define CONFIG_ENV_IS_IN_NAND /* U-Boot env in NAND Flash */
6d0f6bcf 117#ifdef CONFIG_SYS_NAND_SMALLPAGE
0e8d1586 118#define CONFIG_ENV_SECT_SIZE 512 /* Env sector Size */
a16df2c1 119#define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
269dfea0 120#define CONFIG_MTD_PARTITIONS
5d0f5362 121#define CONFIG_MTD_DEVICE
269dfea0
DB
122#define CONFIG_CMD_MTDPARTS
123#define MTDIDS_DEFAULT \
124 "nand0=davinci_nand.0"
125#define MTDPARTS_DEFAULT \
126 "mtdparts=davinci_nand.0:384k(bootloader)ro,4m(kernel),-(filesystem)"
c74b2108 127#else
0e8d1586 128#define CONFIG_ENV_SECT_SIZE 2048 /* Env sector Size */
a16df2c1 129#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
c74b2108
SK
130#endif
131#define CONFIG_SKIP_LOWLEVEL_INIT /* U-Boot is loaded by a bootloader */
6d0f6bcf 132#define CONFIG_SYS_NAND_BASE 0x02000000
269dfea0 133#define CONFIG_SYS_NAND_USE_FLASH_BBT
6d0f6bcf
JCPV
134#define CONFIG_SYS_NAND_HW_ECC
135#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
0e8d1586 136#define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */
6d0f6bcf 137#elif defined(CONFIG_SYS_USE_NOR)
c74b2108
SK
138#ifdef CONFIG_NOR_UART_BOOT
139#define CONFIG_SKIP_LOWLEVEL_INIT /* U-Boot is loaded by a bootloader */
c74b2108
SK
140#else
141#undef CONFIG_SKIP_LOWLEVEL_INIT
c74b2108 142#endif
5a1aceb0 143#define CONFIG_ENV_IS_IN_FLASH
6d0f6bcf 144#undef CONFIG_SYS_NO_FLASH
00b1883a 145#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
146#define CONFIG_SYS_FLASH_CFI
147#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
148#define CONFIG_SYS_FLASH_SECT_SZ 0x10000 /* 64KB sect size AMD Flash */
149#define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ*3)
53677ef1 150#define PHYS_FLASH_1 0x02000000 /* CS2 Base address */
6d0f6bcf 151#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1 /* Flash Base for U-Boot */
53677ef1 152#define PHYS_FLASH_SIZE 0x2000000 /* Flash size 32MB */
6d0f6bcf
JCPV
153#define CONFIG_SYS_MAX_FLASH_SECT (PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)
154#define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ /* Env sector Size */
c74b2108
SK
155#endif
156/*==============================*/
157/* U-Boot general configuration */
158/*==============================*/
c74b2108 159#define CONFIG_MISC_INIT_R
950a3924 160#undef CONFIG_BOOTDELAY
c74b2108 161#define CONFIG_BOOTFILE "uImage" /* Boot file name */
6d0f6bcf
JCPV
162#define CONFIG_SYS_PROMPT "U-Boot > " /* Monitor Command Prompt */
163#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
164#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print buffer sz */
165#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
166#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
167#define CONFIG_SYS_LOAD_ADDR 0x80700000 /* default Linux kernel load address */
c74b2108
SK
168#define CONFIG_VERSION_VARIABLE
169#define CONFIG_AUTO_COMPLETE /* Won't work with hush so far, may be later */
6d0f6bcf 170#define CONFIG_SYS_HUSH_PARSER
c74b2108 171#define CONFIG_CMDLINE_EDITING
6d0f6bcf 172#define CONFIG_SYS_LONGHELP
c74b2108
SK
173#define CONFIG_CRC32_VERIFY
174#define CONFIG_MX_CYCLIC
20cc0661
TA
175#define CONFIG_MUSB_HCD
176#define CONFIG_USB_DAVINCI
c74b2108
SK
177/*===================*/
178/* Linux Information */
179/*===================*/
180#define LINUX_BOOT_PARAM_ADDR 0x80000100
181#define CONFIG_CMDLINE_TAG
182#define CONFIG_SETUP_MEMORY_TAGS
183#define CONFIG_BOOTARGS "mem=120M console=ttyS0,115200n8 root=/dev/hda1 rw noinitrd ip=dhcp"
184#define CONFIG_BOOTCOMMAND "setenv setboot setenv bootargs \\$(bootargs) video=dm64xxfb:output=\\$(videostd);run setboot; bootm 0x2050000"
185/*=================*/
186/* U-Boot commands */
187/*=================*/
188#include <config_cmd_default.h>
189#define CONFIG_CMD_ASKENV
190#define CONFIG_CMD_DHCP
191#define CONFIG_CMD_DIAG
192#define CONFIG_CMD_I2C
193#define CONFIG_CMD_MII
194#define CONFIG_CMD_PING
195#define CONFIG_CMD_SAVES
196#define CONFIG_CMD_EEPROM
197#undef CONFIG_CMD_BDI
8f5d4687
HM
198
199#ifdef CONFIG_CMD_BDI
200#define CONFIG_CLOCKS
201#endif
202
c74b2108
SK
203#undef CONFIG_CMD_FPGA
204#undef CONFIG_CMD_SETGETDCR
6d0f6bcf 205#ifdef CONFIG_SYS_USE_NAND
c74b2108
SK
206#undef CONFIG_CMD_FLASH
207#undef CONFIG_CMD_IMLS
208#define CONFIG_CMD_NAND
6d0f6bcf 209#elif defined(CONFIG_SYS_USE_NOR)
c74b2108
SK
210#define CONFIG_CMD_JFFS2
211#else
6d0f6bcf 212#error "Either CONFIG_SYS_USE_NAND or CONFIG_SYS_USE_NOR _MUST_ be defined !!!"
c74b2108 213#endif
20cc0661
TA
214/*==========================*/
215/* USB MSC support (if any) */
216/*==========================*/
217#ifdef CONFIG_USB_DAVINCI
218#define CONFIG_CMD_USB
219#ifdef CONFIG_MUSB_HCD
220#define CONFIG_USB_STORAGE
221#define CONFIG_CMD_STORAGE
222#define CONFIG_CMD_FAT
223#define CONFIG_DOS_PARTITION
224#endif
225#ifdef CONFIG_USB_KEYBOARD
226#define CONFIG_SYS_USB_EVENT_POLL
227#define CONFIG_PREBOOT "usb start"
228#endif
229#endif
aac0b4b6
SP
230
231#define CONFIG_MAX_RAM_BANK_SIZE (256 << 20) /* 256 MB */
232
233#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
234#define CONFIG_SYS_INIT_RAM_SIZE 0x1000
235#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + \
236 CONFIG_SYS_INIT_RAM_SIZE - \
237 GENERATED_GBL_DATA_SIZE)
238
c74b2108 239#endif /* __CONFIG_H */