]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/hawkboard.h
Merge branch 'u-boot-socfpga/topic/arm/socfpga-20141010' into 'u-boot-arm/master'
[people/ms/u-boot.git] / include / configs / hawkboard.h
CommitLineData
48571ff0
SG
1/*
2 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * Based on davinci_dvevm.h. Original Copyrights follow:
5 *
6 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
7 *
1a459660 8 * SPDX-License-Identifier: GPL-2.0+
48571ff0
SG
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*
15 * Board
16 */
17#define CONFIG_SYS_USE_NAND 1
18
19/*
20 * SoC Configuration
21 */
22#define CONFIG_MACH_DAVINCI_HAWK
23#define CONFIG_ARM926EJS /* arm926ejs CPU core */
24#define CONFIG_SOC_DA8XX /* TI DA8xx SoC */
e8c856d2 25#define CONFIG_SOC_DA850 /* TI DA850 SoC */
b67d8816 26#define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
48571ff0
SG
27#define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
28#define CONFIG_SYS_OSCIN_FREQ 24000000
29#define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
30#define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
48571ff0
SG
31#define CONFIG_SKIP_LOWLEVEL_INIT
32#define CONFIG_BOARD_EARLY_INIT_F
6d660e77 33#define CONFIG_AIS_CONFIG_FILE "board/$(BOARDDIR)/hawkboard-ais-nand.cfg"
48571ff0 34
6b873dca
SG
35#define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
36 DAVINCI_SYSCFG_SUSPSRC_EMAC | \
37 DAVINCI_SYSCFG_SUSPSRC_I2C | \
38 DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
39 DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
40 DAVINCI_SYSCFG_SUSPSRC_UART2)
41
42#if defined(CONFIG_UART_U_BOOT)
48571ff0 43#define CONFIG_SYS_TEXT_BASE 0xc1080000
6b873dca 44#elif !defined(CONFIG_SPL_BUILD)
48571ff0
SG
45#define CONFIG_SYS_TEXT_BASE 0xc1180000
46#endif
47
6b873dca 48/* Spl */
3f7f2414
TR
49#define CONFIG_SPL_FRAMEWORK
50#define CONFIG_SPL_BOARD_INIT
6b873dca 51#define CONFIG_SPL_NAND_SUPPORT
6f2f01b9
SW
52#define CONFIG_SPL_NAND_BASE
53#define CONFIG_SPL_NAND_DRIVERS
54#define CONFIG_SPL_NAND_ECC
6b873dca 55#define CONFIG_SPL_NAND_SIMPLE
385488dc 56#define CONFIG_SPL_LIBGENERIC_SUPPORT /* for udelay and __div64_32 for NAND */
6b873dca
SG
57#define CONFIG_SPL_SERIAL_SUPPORT
58#define CONFIG_SPL_LDSCRIPT "board/$(BOARDDIR)/u-boot-spl-hawk.lds"
59#define CONFIG_SPL_TEXT_BASE 0xc1080000
60#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
61
48571ff0
SG
62/*
63 * Memory Info
64 */
65#define CONFIG_SYS_MALLOC_LEN (1*1024*1024) /* malloc() len */
66#define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE
67#define PHYS_SDRAM_1_SIZE (128 << 20) /* SDRAM size 128MB */
68#define CONFIG_SYS_SDRAM_BASE 0xc0000000
69#define CONFIG_MAX_RAM_BANK_SIZE (512 << 20)
70#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 -\
71 GENERATED_GBL_DATA_SIZE)
d79f3a68 72#define CONFIG_SYS_MONITOR_LEN 0x60000
48571ff0
SG
73
74/* memtest start addr */
75#define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1)
76
77/* memtest will be run on 16MB */
78#define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 16*1024*1024)
79
80#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
48571ff0
SG
81
82/*
83 * Serial Driver info
84 */
85#define CONFIG_SYS_NS16550
86#define CONFIG_SYS_NS16550_SERIAL
87#define CONFIG_SYS_NS16550_REG_SIZE -4
88#define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE
89#define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
90#define CONFIG_CONS_INDEX 1
91#define CONFIG_BAUDRATE 115200
48571ff0
SG
92
93/*
94 * Network & Ethernet Configuration
95 */
48571ff0 96#define CONFIG_DRIVER_TI_EMAC
48571ff0 97#define CONFIG_MII
48571ff0
SG
98#define CONFIG_BOOTP_DNS
99#define CONFIG_BOOTP_DNS2
100#define CONFIG_BOOTP_SEND_HOSTNAME
101#define CONFIG_NET_RETRY_COUNT 10
48571ff0
SG
102
103/*
104 * Nand Flash
105 */
106#ifdef CONFIG_SYS_USE_NAND
107#define CONFIG_SYS_NO_FLASH
108#define CONFIG_ENV_IS_IN_NAND
109#define CONFIG_ENV_SIZE (128 << 10)
110#define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
111#define CONFIG_CLE_MASK 0x10
112#define CONFIG_ALE_MASK 0x8
113#define CONFIG_SYS_NAND_USE_FLASH_BBT
114#define CONFIG_NAND_DAVINCI
115#define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
9f0a371d 116#define CONFIG_SYS_NAND_HW_ECC_OOBFIRST /* SPL nand driver configuration */
48571ff0
SG
117#define CFG_DAVINCI_STD_NAND_LAYOUT
118#define CONFIG_SYS_NAND_CS 3
119#define CONFIG_SYS_NAND_PAGE_2K
48571ff0
SG
120/* Max number of NAND devices */
121#define CONFIG_SYS_MAX_NAND_DEVICE 1
122#define CONFIG_SYS_NAND_BASE_LIST { 0x62000000, }
48571ff0
SG
123/* Block 0--not used by bootcode */
124#define CONFIG_ENV_OFFSET 0x0
125
126#define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10)
127#define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10)
128#define CONFIG_SYS_NAND_U_BOOT_OFFS 0xe0000
48571ff0
SG
129#define CONFIG_SYS_NAND_U_BOOT_DST 0xc1180000
130#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
131#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
132 CONFIG_SYS_NAND_U_BOOT_SIZE - \
133 CONFIG_SYS_MALLOC_LEN - \
134 GENERATED_GBL_DATA_SIZE)
135#define CONFIG_SYS_NAND_ECCPOS { \
136 24, 25, 26, 27, 28, \
137 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \
138 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \
139 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \
140 59, 60, 61, 62, 63 }
141#define CONFIG_SYS_NAND_PAGE_COUNT 64
142#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
143#define CONFIG_SYS_NAND_ECCSIZE 512
144#define CONFIG_SYS_NAND_ECCBYTES 10
48571ff0 145#define CONFIG_SYS_NAND_OOBSIZE 64
d3022c5f 146
48571ff0
SG
147#endif /* CONFIG_SYS_USE_NAND */
148
25f8bf6e
SG
149/* USB Configs */
150#define CONFIG_SYS_USB_OHCI_CPU_INIT
151#define CONFIG_USB_OHCI_NEW
152#define CONFIG_USB_OHCI_DA8XX
153#define CONFIG_USB_STORAGE
154#define CONFIG_DOS_PARTITION
155#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x01E25000
156#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
157#define CONFIG_SYS_USB_OHCI_SLOT_NAME "hawkboard"
158
48571ff0
SG
159/*
160 * U-Boot general configuration
161 */
162#define CONFIG_MISC_INIT_R
163#define CONFIG_BOOTFILE "uImage" /* Boot file name */
164#define CONFIG_SYS_PROMPT "hawkboard > " /* Command Prompt */
165#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
166#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
167#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
168#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
169#define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
170#define CONFIG_VERSION_VARIABLE
171#define CONFIG_AUTO_COMPLETE
172#define CONFIG_SYS_HUSH_PARSER
48571ff0
SG
173#define CONFIG_CMDLINE_EDITING
174#define CONFIG_SYS_LONGHELP
175#define CONFIG_CRC32_VERIFY
176#define CONFIG_MX_CYCLIC
177
178/*
179 * Linux Information
180 */
181#define LINUX_BOOT_PARAM_ADDR (CONFIG_SYS_MEMTEST_START + 0x100)
182#define CONFIG_CMDLINE_TAG
183#define CONFIG_SETUP_MEMORY_TAGS
184#define CONFIG_BOOTARGS \
185 "mem=128M console=ttyS2,115200n8 root=/dev/ram0 rw initrd=0xc1180000,"\
186 "4M ip=static"
187#define CONFIG_BOOTDELAY 3
188
189/*
190 * U-Boot commands
191 */
192#include <config_cmd_default.h>
193#define CONFIG_CMD_ENV
194#define CONFIG_CMD_ASKENV
195#define CONFIG_CMD_DHCP
196#define CONFIG_CMD_DIAG
197#define CONFIG_CMD_MII
198#define CONFIG_CMD_PING
199#define CONFIG_CMD_SAVES
200#define CONFIG_CMD_MEMORY
25f8bf6e
SG
201#define CONFIG_CMD_USB
202#define CONFIG_CMD_EXT2
48571ff0 203
8f5d4687
HM
204#ifdef CONFIG_CMD_BDI
205#define CONFIG_CLOCKS
206#endif
207
48571ff0
SG
208#ifdef CONFIG_SYS_USE_NAND
209#undef CONFIG_CMD_FLASH
210#undef CONFIG_CMD_IMLS
211#define CONFIG_CMD_NAND
212#endif
213
214#ifndef CONFIG_DRIVER_TI_EMAC
215#undef CONFIG_CMD_NET
216#undef CONFIG_CMD_DHCP
217#undef CONFIG_CMD_MII
218#undef CONFIG_CMD_PING
219#endif
220
221#endif /* __CONFIG_H */