]>
Commit | Line | Data |
---|---|---|
caebc95b SH |
1 | /* |
2 | * (C) Copyright 2004 | |
3 | * Texas Instruments. | |
4 | * Richard Woodruff <r-woodruff2@ti.com> | |
5 | * Kshitij Gupta <kshitij@ti.com> | |
6 | * | |
7064122c | 7 | * Configuration settings for the LogicPD i.MX31 Litekit board. |
caebc95b SH |
8 | * |
9 | * See file CREDITS for list of people who contributed to this | |
10 | * project. | |
11 | * | |
12 | * This program is free software; you can redistribute it and/or | |
13 | * modify it under the terms of the GNU General Public License as | |
14 | * published by the Free Software Foundation; either version 2 of | |
15 | * the License, or (at your option) any later version. | |
16 | * | |
17 | * This program is distributed in the hope that it will be useful, | |
18 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
19 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
20 | * GNU General Public License for more details. | |
21 | * | |
22 | * You should have received a copy of the GNU General Public License | |
23 | * along with this program; if not, write to the Free Software | |
24 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, | |
25 | * MA 02111-1307 USA | |
26 | */ | |
27 | ||
28 | #ifndef __CONFIG_H | |
29 | #define __CONFIG_H | |
30 | ||
86271115 | 31 | #include <asm/arch/imx-regs.h> |
e7ae84d6 | 32 | |
caebc95b SH |
33 | /* High Level Configuration Options */ |
34 | #define CONFIG_ARM1136 1 /* This is an arm1136 CPU core */ | |
35 | #define CONFIG_MX31 1 /* in a mx31 */ | |
36 | #define CONFIG_MX31_HCLK_FREQ 26000000 | |
37 | #define CONFIG_MX31_CLK32 32000 | |
38 | ||
39 | #define CONFIG_DISPLAY_CPUINFO | |
40 | #define CONFIG_DISPLAY_BOARDINFO | |
41 | ||
42 | /* Temporarily disabled */ | |
43 | #if 0 | |
44 | #define CONFIG_OF_LIBFDT 1 | |
45 | #define CONFIG_FIT 1 | |
46 | #define CONFIG_FIT_VERBOSE 1 | |
47 | #endif | |
48 | ||
49 | #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ | |
50 | #define CONFIG_SETUP_MEMORY_TAGS 1 | |
51 | #define CONFIG_INITRD_TAG 1 | |
52 | ||
53 | /* | |
54 | * Size of malloc() pool | |
55 | */ | |
6d0f6bcf | 56 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128 * 1024) |
caebc95b SH |
57 | |
58 | /* | |
59 | * Hardware drivers | |
60 | */ | |
61 | ||
47d19da4 | 62 | #define CONFIG_MXC_UART 1 |
6d0f6bcf | 63 | #define CONFIG_SYS_MX31_UART1 1 |
caebc95b | 64 | |
f9204e15 ML |
65 | #define CONFIG_HARD_SPI 1 |
66 | #define CONFIG_MXC_SPI 1 | |
d255bb0e | 67 | #define CONFIG_DEFAULT_SPI_BUS 1 |
9f481e95 | 68 | #define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH) |
f9204e15 | 69 | |
dfe5e14f SB |
70 | #define CONFIG_FSL_PMIC |
71 | #define CONFIG_FSL_PMIC_BUS 1 | |
72 | #define CONFIG_FSL_PMIC_CS 0 | |
73 | #define CONFIG_FSL_PMIC_CLK 1000000 | |
9f481e95 | 74 | #define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH) |
dfe5e14f | 75 | |
f9204e15 ML |
76 | #define CONFIG_RTC_MC13783 1 |
77 | ||
caebc95b SH |
78 | /* allow to overwrite serial and ethaddr */ |
79 | #define CONFIG_ENV_OVERWRITE | |
80 | #define CONFIG_CONS_INDEX 1 | |
81 | #define CONFIG_BAUDRATE 115200 | |
6d0f6bcf | 82 | #define CONFIG_SYS_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200} |
caebc95b SH |
83 | |
84 | /*********************************************************** | |
85 | * Command definition | |
86 | ***********************************************************/ | |
87 | ||
88 | #include <config_cmd_default.h> | |
89 | ||
90 | #define CONFIG_CMD_MII | |
91 | #define CONFIG_CMD_PING | |
f9204e15 ML |
92 | #define CONFIG_CMD_SPI |
93 | #define CONFIG_CMD_DATE | |
ba6adeb4 | 94 | #define CONFIG_CMD_NAND |
caebc95b SH |
95 | |
96 | #define CONFIG_BOOTDELAY 3 | |
97 | ||
98 | #define CONFIG_NETMASK 255.255.255.0 | |
99 | #define CONFIG_IPADDR 192.168.23.168 | |
100 | #define CONFIG_SERVERIP 192.168.23.2 | |
101 | ||
102 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
103 | "bootargs_base=setenv bootargs console=ttySMX0,115200\0" \ | |
104 | "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \ | |
105 | "bootcmd=run bootcmd_net\0" \ | |
106 | "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; tftpboot 0x80000000 uImage-mx31; bootm\0" \ | |
107 | "prg_uboot=tftpboot 0x80000000 u-boot-imx31_litekit.bin; protect off all; erase 0xa00d0000 0xa01effff; cp.b 0x80000000 0xa00d0000 $(filesize)\0" | |
108 | ||
109 | ||
736fead8 BW |
110 | #define CONFIG_NET_MULTI |
111 | #define CONFIG_SMC911X 1 | |
112 | #define CONFIG_SMC911X_BASE (CS4_BASE + 0x00020000) | |
113 | #define CONFIG_SMC911X_32_BIT 1 | |
caebc95b SH |
114 | |
115 | /* | |
116 | * Miscellaneous configurable options | |
117 | */ | |
6d0f6bcf JCPV |
118 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
119 | #define CONFIG_SYS_PROMPT "uboot> " | |
120 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ | |
caebc95b | 121 | /* Print Buffer Size */ |
6d0f6bcf JCPV |
122 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) |
123 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ | |
124 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ | |
caebc95b | 125 | |
6d0f6bcf JCPV |
126 | #define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */ |
127 | #define CONFIG_SYS_MEMTEST_END 0x10000 | |
caebc95b | 128 | |
6d0f6bcf | 129 | #define CONFIG_SYS_LOAD_ADDR 0 /* default load address */ |
caebc95b | 130 | |
6d0f6bcf | 131 | #define CONFIG_SYS_HZ 1000 |
caebc95b SH |
132 | |
133 | #define CONFIG_CMDLINE_EDITING 1 | |
134 | ||
135 | /*----------------------------------------------------------------------- | |
136 | * Stack sizes | |
137 | * | |
138 | * The stack sizes are set up in start.S using the settings below | |
139 | */ | |
140 | #define CONFIG_STACKSIZE (128 * 1024) /* regular stack */ | |
141 | ||
142 | /*----------------------------------------------------------------------- | |
143 | * Physical Memory Map | |
144 | */ | |
145 | #define CONFIG_NR_DRAM_BANKS 1 | |
e7ae84d6 | 146 | #define PHYS_SDRAM_1 CSD0_BASE |
caebc95b | 147 | #define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024) |
4e37731a | 148 | #define CONFIG_BOARD_EARLY_INIT_F |
caebc95b | 149 | |
68a75d0b ML |
150 | #define CONFIG_SYS_SDRAM_BASE CSD0_BASE |
151 | #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR | |
553f0982 | 152 | #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE |
25ddd1fb | 153 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
68a75d0b ML |
154 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET) |
155 | ||
caebc95b SH |
156 | /*----------------------------------------------------------------------- |
157 | * FLASH and environment organization | |
158 | */ | |
6d0f6bcf JCPV |
159 | #define CONFIG_SYS_FLASH_BASE CS0_BASE |
160 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ | |
161 | #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */ | |
162 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE /* Monitor at beginning of flash */ | |
caebc95b | 163 | |
6d0f6bcf | 164 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x001f0000) |
5a1aceb0 | 165 | #define CONFIG_ENV_IS_IN_FLASH 1 |
0e8d1586 JCPV |
166 | #define CONFIG_ENV_SECT_SIZE (64 * 1024) |
167 | #define CONFIG_ENV_SIZE (64 * 1024) | |
caebc95b SH |
168 | |
169 | /*----------------------------------------------------------------------- | |
170 | * CFI FLASH driver setup | |
171 | */ | |
6d0f6bcf | 172 | #define CONFIG_SYS_FLASH_CFI 1 /* Flash memory is CFI compliant */ |
00b1883a | 173 | #define CONFIG_FLASH_CFI_DRIVER 1 /* Use drivers/cfi_flash.c */ |
6d0f6bcf JCPV |
174 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* Use buffered writes (~10x faster) */ |
175 | #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use hardware sector protection */ | |
caebc95b SH |
176 | |
177 | /* timeout values are in ticks */ | |
6d0f6bcf JCPV |
178 | #define CONFIG_SYS_FLASH_ERASE_TOUT (100*CONFIG_SYS_HZ) /* Timeout for Flash Erase */ |
179 | #define CONFIG_SYS_FLASH_WRITE_TOUT (100*CONFIG_SYS_HZ) /* Timeout for Flash Write */ | |
caebc95b SH |
180 | |
181 | /* | |
182 | * JFFS2 partitions | |
183 | */ | |
68d7d651 | 184 | #undef CONFIG_CMD_MTDPARTS |
caebc95b SH |
185 | #define CONFIG_JFFS2_DEV "nor0" |
186 | ||
ba6adeb4 ML |
187 | /* |
188 | * NAND flash | |
189 | */ | |
190 | #define CONFIG_NAND_MXC | |
191 | #define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR | |
192 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 | |
193 | #define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR | |
194 | #define CONFIG_MXC_NAND_HWECC | |
195 | ||
caebc95b | 196 | #endif /* __CONFIG_H */ |