]> git.ipfire.org Git - thirdparty/u-boot.git/blame - include/configs/km/km_arm.h
KM: fix typo in default environment
[thirdparty/u-boot.git] / include / configs / km / km_arm.h
CommitLineData
67fa8c25
HS
1/*
2 * (C) Copyright 2009
3 * Marvell Semiconductor <www.marvell.com>
4 * Prafulla Wadaskar <prafulla@marvell.com>
5 *
6 * (C) Copyright 2009
7 * Stefan Roese, DENX Software Engineering, sr@denx.de.
8 *
b11f53f3
HS
9 * (C) Copyright 2010-2011
10 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
11 *
1a459660 12 * SPDX-License-Identifier: GPL-2.0+
67fa8c25
HS
13 */
14
b11f53f3
HS
15/*
16 * for linking errors see
17 * http://lists.denx.de/pipermail/u-boot/2009-July/057350.html
18 */
67fa8c25
HS
19
20#ifndef _CONFIG_KM_ARM_H
21#define _CONFIG_KM_ARM_H
22
8620ca2a
VL
23/* We got removed from Linux mach-types.h */
24#define MACH_TYPE_KM_KIRKWOOD 2255
25
67fa8c25
HS
26/*
27 * High Level Configuration Options (easy to change)
28 */
29#define CONFIG_MARVELL
67fa8c25
HS
30#define CONFIG_FEROCEON_88FR131 /* CPU Core subversion */
31#define CONFIG_KIRKWOOD /* SOC Family Name */
32#define CONFIG_KW88F6281 /* SOC Name */
802d9963 33#define CONFIG_MACH_KM_KIRKWOOD /* Machine type */
67fa8c25 34
8620ca2a
VL
35#define CONFIG_MACH_TYPE MACH_TYPE_KM_KIRKWOOD
36
dfeafde4
HB
37#define CONFIG_NAND_ECC_BCH
38#define CONFIG_BCH
39
67fa8c25
HS
40/* include common defines/options for all Keymile boards */
41#include "keymile-common.h"
de3ad13d 42
b5befd82
HB
43#define CONFIG_CMD_NAND
44#define CONFIG_CMD_SF
b5befd82 45
f46b4a1a
VL
46/* SPI NOR Flash default params, used by sf commands */
47#define CONFIG_SF_DEFAULT_SPEED 8100000
48#define CONFIG_SF_DEFAULT_MODE SPI_MODE_3
49
8170aefc
HB
50#if defined CONFIG_KM_ENV_IS_IN_SPI_NOR
51#define CONFIG_ENV_SPI_BUS 0
52#define CONFIG_ENV_SPI_CS 0
05c8e81f 53#define CONFIG_ENV_SPI_MAX_HZ 8100000
8170aefc
HB
54#define CONFIG_ENV_SPI_MODE SPI_MODE_3
55#endif
56
ac5b00e0
VL
57/* Reserve 4 MB for malloc */
58#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
59
b5befd82
HB
60#include "asm/arch/config.h"
61
e5847b77 62#define CONFIG_SYS_TEXT_BASE 0x07d00000 /* code address before reloc */
de3ad13d
HB
63#define CONFIG_SYS_MEMTEST_START 0x00400000 /* 4M */
64#define CONFIG_SYS_MEMTEST_END 0x007fffff /*(_8M -1) */
65#define CONFIG_SYS_LOAD_ADDR 0x00800000 /* default load adr- 8M */
66
67/* pseudo-non volatile RAM [hex] */
68#define CONFIG_KM_PNVRAM 0x80000
69/* physical RAM MTD size [hex] */
70#define CONFIG_KM_PHRAM 0x17F000
71
72#define CONFIG_KM_CRAMFS_ADDR 0x2400000
73#define CONFIG_KM_KERNEL_ADDR 0x2000000 /* 4096KBytes */
74
db0bb572
HB
75/* architecture specific default bootargs */
76#define CONFIG_KM_DEF_BOOT_ARGS_CPU \
66072a8c
HB
77 "bootcountaddr=${bootcountaddr} ${mtdparts}" \
78 " boardid=0x${IVM_BoardId} hwkey=0x${IVM_HWKey}"
db0bb572 79
de3ad13d 80#define CONFIG_KM_DEF_ENV_CPU \
db0bb572 81 "boot=bootm ${load_addr_r} - -\0" \
2d9528e3 82 "cramfsloadfdt=true\0" \
93ea89f0 83 "u-boot="__stringify(CONFIG_HOSTNAME) "/u-boot.kwb\0" \
af85f085 84 CONFIG_KM_UPDATE_UBOOT \
de3ad13d
HB
85 ""
86
67fa8c25 87#define CONFIG_SKIP_LOWLEVEL_INIT /* disable board lowlevel_init */
67fa8c25
HS
88#define CONFIG_MISC_INIT_R
89
90/*
91 * NS16550 Configuration
92 */
93#define CONFIG_SYS_NS16550
94#define CONFIG_SYS_NS16550_SERIAL
95#define CONFIG_SYS_NS16550_REG_SIZE (-4)
96#define CONFIG_SYS_NS16550_CLK CONFIG_SYS_TCLK
97#define CONFIG_SYS_NS16550_COM1 KW_UART0_BASE
3d3c7096 98#define CONFIG_SYS_NS16550_COM2 KW_UART1_BASE
67fa8c25
HS
99
100/*
101 * Serial Port configuration
102 * The following definitions let you select what serial you want to use
103 * for your console driver.
104 */
105
106#define CONFIG_CONS_INDEX 1 /* Console on UART0 */
107
108/*
109 * For booting Linux, the board info and command line data
110 * have to be in the first 8 MB of memory, since this is
111 * the maximum mapped by the Linux kernel during initialization.
112 */
113#define CONFIG_BOOTMAPSZ (8 << 20) /* Initial Memmap for Linux */
114#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
115#define CONFIG_INITRD_TAG /* enable INITRD tag */
499b1a4d 116#define CONFIG_SETUP_MEMORY_TAGS /* enable memory tag */
67fa8c25
HS
117
118/*
119 * Commands configuration
120 */
121#define CONFIG_CMD_ELF
122#define CONFIG_CMD_MTDPARTS
67fa8c25
HS
123#define CONFIG_CMD_NFS
124
125/*
126 * Without NOR FLASH we need this
127 */
128#define CONFIG_SYS_NO_FLASH
129#undef CONFIG_CMD_FLASH
130#undef CONFIG_CMD_IMLS
131
132/*
133 * NAND Flash configuration
134 */
135#define CONFIG_SYS_MAX_NAND_DEVICE 1
67fa8c25
HS
136
137#define BOOTFLASH_START 0x0
138
3d3c7096
HB
139/* Kirkwood has two serial IF */
140#if (CONFIG_CONS_INDEX == 2)
141#define CONFIG_KM_CONSOLE_TTY "ttyS1"
142#else
67fa8c25 143#define CONFIG_KM_CONSOLE_TTY "ttyS0"
3d3c7096 144#endif
67fa8c25 145
67fa8c25
HS
146/*
147 * Other required minimal configurations
148 */
149#define CONFIG_CONSOLE_INFO_QUIET /* some code reduction */
150#define CONFIG_ARCH_CPU_INIT /* call arch_cpu_init() */
151#define CONFIG_ARCH_MISC_INIT /* call arch_misc_init() */
152#define CONFIG_DISPLAY_CPUINFO /* Display cpu info */
153#define CONFIG_NR_DRAM_BANKS 4
67fa8c25
HS
154#define CONFIG_SYS_RESET_ADDRESS 0xffff0000 /* Rst Vector Adr */
155
156/*
157 * Ethernet Driver configuration
158 */
159#define CONFIG_NETCONSOLE /* include NetConsole support */
67fa8c25 160#define CONFIG_MII /* expose smi ove miiphy interface */
002ec08d 161#define CONFIG_CMD_MII /* to debug mdio phy config */
d44265ad 162#define CONFIG_MVGBE /* Enable Marvell Gbe Controller Driver */
67fa8c25 163#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN /* detect link using phy */
d44265ad 164#define CONFIG_MVGBE_PORTS {1, 0} /* enable port 0 only */
67fa8c25
HS
165#define CONFIG_PHY_BASE_ADR 0
166#define CONFIG_ENV_OVERWRITE /* ethaddr can be reprogrammed */
67fa8c25
HS
167
168/*
169 * UBI related stuff
170 */
171#define CONFIG_SYS_USE_UBI
172
173/*
174 * I2C related stuff
175 */
ea818dbb
HS
176#undef CONFIG_I2C_MVTWSI
177#define CONFIG_SYS_I2C
178#define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
179
67fa8c25 180#define CONFIG_KIRKWOOD_GPIO /* Enable GPIO Support */
ea818dbb
HS
181#if defined(CONFIG_SYS_I2C_SOFT)
182
183#define CONFIG_SYS_NUM_I2C_BUSES 6
184#define CONFIG_SYS_I2C_MAX_HOPS 1
185#define CONFIG_SYS_I2C_BUSES { {0, {I2C_NULL_HOP} }, \
186 {0, {{I2C_MUX_PCA9547, 0x70, 1} } }, \
187 {0, {{I2C_MUX_PCA9547, 0x70, 2} } }, \
188 {0, {{I2C_MUX_PCA9547, 0x70, 3} } }, \
189 {0, {{I2C_MUX_PCA9547, 0x70, 4} } }, \
190 {0, {{I2C_MUX_PCA9547, 0x70, 5} } }, \
191 }
192
67fa8c25
HS
193#ifndef __ASSEMBLY__
194#include <asm/arch-kirkwood/gpio.h>
195extern void __set_direction(unsigned pin, int high);
499b1a4d
HB
196void set_sda(int state);
197void set_scl(int state);
198int get_sda(void);
199int get_scl(void);
44097e26
HS
200#define KM_KIRKWOOD_SDA_PIN 8
201#define KM_KIRKWOOD_SCL_PIN 9
c471d848 202#define KM_KIRKWOOD_SOFT_I2C_GPIOS 0x0300
44097e26
HS
203#define KM_KIRKWOOD_ENV_WP 38
204
205#define I2C_ACTIVE __set_direction(KM_KIRKWOOD_SDA_PIN, 0)
206#define I2C_TRISTATE __set_direction(KM_KIRKWOOD_SDA_PIN, 1)
207#define I2C_READ (kw_gpio_get_value(KM_KIRKWOOD_SDA_PIN) ? 1 : 0)
208#define I2C_SDA(bit) kw_gpio_set_value(KM_KIRKWOOD_SDA_PIN, bit)
209#define I2C_SCL(bit) kw_gpio_set_value(KM_KIRKWOOD_SCL_PIN, bit)
67fa8c25
HS
210#endif
211
9e9c6d7c 212#define I2C_DELAY udelay(1)
67fa8c25
HS
213#define I2C_SOFT_DECLARATIONS
214
ea818dbb
HS
215#define CONFIG_SYS_I2C_SOFT_SLAVE 0x0
216#define CONFIG_SYS_I2C_SOFT_SPEED 100000
67fa8c25
HS
217#endif
218
4daea6ff
SB
219/* EEprom support 24C128, 24C256 valid for environment eeprom */
220#define CONFIG_SYS_I2C_MULTI_EEPROMS
221#define CONFIG_SYS_EEPROM_PAGE_WRITE_ENABLE
222#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* 64 Byte write page */
223#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
224
67fa8c25
HS
225#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
226#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
227
331a30dc
HS
228/*
229 * Environment variables configurations
230 */
8170aefc
HB
231#if defined CONFIG_KM_ENV_IS_IN_SPI_NOR
232#define CONFIG_ENV_IS_IN_SPI_FLASH /* use SPI-Flash for environment vars */
233#define CONFIG_ENV_OFFSET 0xc0000 /* no bracets! */
234#define CONFIG_ENV_SIZE 0x02000 /* Size of Environment */
235#define CONFIG_ENV_SECT_SIZE 0x10000
236#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
237 CONFIG_ENV_SECT_SIZE)
238#define CONFIG_ENV_TOTAL_SIZE 0x20000 /* no bracets! */
239#else
331a30dc
HS
240#define CONFIG_ENV_IS_IN_EEPROM /* use EEPROM for environment vars */
241#define CONFIG_SYS_DEF_EEPROM_ADDR 0x50
242#define CONFIG_ENV_EEPROM_IS_ON_I2C
243#define CONFIG_SYS_EEPROM_WREN
244#define CONFIG_ENV_OFFSET 0x0 /* no bracets! */
331a30dc 245#define CONFIG_ENV_SIZE (0x2000 - CONFIG_ENV_OFFSET)
ea818dbb 246#define CONFIG_I2C_ENV_EEPROM_BUS KM_ENV_BUS
331a30dc
HS
247#define CONFIG_ENV_OFFSET_REDUND 0x2000 /* no bracets! */
248#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
8170aefc
HB
249#endif
250
251#define CONFIG_SYS_REDUNDAND_ENVIRONMENT
331a30dc 252
331a30dc 253#define CONFIG_SPI_FLASH
331a30dc 254#define CONFIG_SPI_FLASH_STMICRO
331a30dc 255
0c25defc
VL
256/* SPI bus claim MPP configuration */
257#define CONFIG_SYS_KW_SPI_MPP 0x0
258
331a30dc 259#define FLASH_GPIO_PIN 0x00010000
0c25defc 260#define KM_FLASH_GPIO_PIN 16
331a30dc 261
cf73639d
AH
262#ifndef MTDIDS_DEFAULT
263# define MTDIDS_DEFAULT "nand0=orion_nand"
264#endif /* MTDIDS_DEFAULT */
265
266#ifndef MTDPARTS_DEFAULT
267# define MTDPARTS_DEFAULT "mtdparts=" \
268 "orion_nand:" \
269 "-(" CONFIG_KM_UBI_PARTITION_NAME_BOOT ");"
270#endif /* MTDPARTS_DEFAULT */
331a30dc 271
af85f085 272#define CONFIG_KM_UPDATE_UBOOT \
331a30dc 273 "update=" \
0c25defc
VL
274 "sf probe 0;sf erase 0 +${filesize};" \
275 "sf write ${load_addr_r} 0 ${filesize};\0"
331a30dc 276
8170aefc
HB
277#if defined CONFIG_KM_ENV_IS_IN_SPI_NOR
278#define CONFIG_KM_NEW_ENV \
279 "newenv=sf probe 0;" \
93ea89f0
MV
280 "sf erase " __stringify(CONFIG_ENV_OFFSET) " " \
281 __stringify(CONFIG_ENV_TOTAL_SIZE)"\0"
8170aefc
HB
282#else
283#define CONFIG_KM_NEW_ENV \
ea616d4d 284 "newenv=setenv addr 0x100000 && " \
67bfae36
HB
285 "i2c dev " __stringify(CONFIG_I2C_ENV_EEPROM_BUS) "; " \
286 "mw.b ${addr} 0 4 && " \
93ea89f0
MV
287 "eeprom write " __stringify(CONFIG_SYS_DEF_EEPROM_ADDR) \
288 " ${addr} " __stringify(CONFIG_ENV_OFFSET) " 4 && " \
289 "eeprom write " __stringify(CONFIG_SYS_DEF_EEPROM_ADDR) \
290 " ${addr} " __stringify(CONFIG_ENV_OFFSET_REDUND) " 4\0"
8170aefc
HB
291#endif
292
293/*
294 * Default environment variables
295 */
296#define CONFIG_EXTRA_ENV_SETTINGS \
297 CONFIG_KM_DEF_ENV \
298 CONFIG_KM_NEW_ENV \
b648bfc2 299 "arch=arm\0" \
ea616d4d
VL
300 ""
301
67fa8c25 302#if defined(CONFIG_SYS_NO_FLASH)
67fa8c25
HS
303#undef CONFIG_FLASH_CFI_MTD
304#undef CONFIG_JFFS2_CMDLINE
305#endif
306
a784c01a 307/* additions for new relocation code, must be added to all boards */
ab86f72c 308#define CONFIG_SYS_SDRAM_BASE 0x00000000
6b0ccc3b
HS
309/* Do early setups now in board_init_f() */
310#define CONFIG_BOARD_EARLY_INIT_F
f1fef1d8
HS
311
312/*
313 * resereved pram area at the end of memroy [hex]
314 * 8Mbytes for switch + 4Kbytes for bootcount
315 */
316#define CONFIG_KM_RESERVED_PRAM 0x801000
a21b5d4b
HB
317/* address for the bootcount (taken from end of RAM) */
318#define BOOTCOUNT_ADDR (CONFIG_KM_RESERVED_PRAM)
0044c42e
SR
319/* Use generic bootcount RAM driver */
320#define CONFIG_BOOTCOUNT_RAM
f1fef1d8 321
9400f8fa
VL
322/* enable POST tests */
323#define CONFIG_POST (CONFIG_SYS_POST_MEM_REGIONS)
324#define CONFIG_POST_SKIP_ENV_FLAGS
325#define CONFIG_POST_EXTERNAL_WORD_FUNCS
326#define CONFIG_CMD_DIAG
327
b37f7724 328/* we do the whole PCIe FPGA config stuff here */
45bd01ef 329#define CONFIG_BOARD_LATE_INIT
b37f7724 330
67fa8c25 331#endif /* _CONFIG_KM_ARM_H */