]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/lart.h
Add "GPL cleanup" task to feature-removal-schedule.txt
[people/ms/u-boot.git] / include / configs / lart.h
CommitLineData
da27dcf0
WD
1/*
2 * (C) Copyright 2002
3 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Marius Groeger <mgroeger@sysgo.de>
5 *
6 * Configuation settings for the LART board.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
da27dcf0
WD
30/*
31 * High Level Configuration Options
32 * (easy to change)
33 */
34#define CONFIG_SA1100 1 /* This is an SA1100 CPU */
35#define CONFIG_LART 1 /* on an LART Board */
36
37#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
38
39/*
40 * Size of malloc() pool
41 */
6d0f6bcf
JCPV
42#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
43#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
da27dcf0
WD
44
45/*
46 * Hardware drivers
47 */
48#define CONFIG_DRIVER_CS8900 1 /* we have a CS8900 on-board */
49#define CS8900_BASE 0x20008300
50#define CS8900_BUS16 1
51
52/*
53 * select serial console configuration
54 */
412ab705 55#define CONFIG_SA1100_SERIAL
da27dcf0
WD
56#define CONFIG_SERIAL3 1 /* we use SERIAL 3 on LART */
57
58/* allow to overwrite serial and ethaddr */
59#define CONFIG_ENV_OVERWRITE
60
61#define CONFIG_BAUDRATE 9600
62
da27dcf0 63
7f5c0157
JL
64/*
65 * BOOTP options
66 */
67#define CONFIG_BOOTP_BOOTFILESIZE
68#define CONFIG_BOOTP_BOOTPATH
69#define CONFIG_BOOTP_GATEWAY
70#define CONFIG_BOOTP_HOSTNAME
71
72
9bbb1c08
JL
73/*
74 * Command line configuration.
75 */
76#include <config_cmd_default.h>
77
da27dcf0
WD
78
79#define CONFIG_BOOTDELAY 3
53677ef1 80#define CONFIG_BOOTARGS "root=ramfs devfs=mount console=ttySA0,9600"
da27dcf0
WD
81#define CONFIG_ETHADDR 08:00:3e:26:0a:5b
82#define CONFIG_NETMASK 255.255.0.0
83#define CONFIG_IPADDR 172.22.2.131
84#define CONFIG_SERVERIP 172.22.2.126
85#define CONFIG_BOOTFILE "elinos-lart"
86#define CONFIG_BOOTCOMMAND "tftp; bootm"
87
9bbb1c08 88#if defined(CONFIG_CMD_KGDB)
da27dcf0
WD
89#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
90#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
91#endif
92
93/*
94 * Miscellaneous configurable options
95 */
6d0f6bcf
JCPV
96#define CONFIG_SYS_LONGHELP /* undef to save memory */
97#define CONFIG_SYS_PROMPT "LART # " /* Monitor Command Prompt */
98#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
99#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
100#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
101#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
da27dcf0 102
6d0f6bcf
JCPV
103#define CONFIG_SYS_MEMTEST_START 0xc0400000 /* memtest works on */
104#define CONFIG_SYS_MEMTEST_END 0xc0800000 /* 4 ... 8 MB in DRAM */
da27dcf0 105
6d0f6bcf 106#define CONFIG_SYS_LOAD_ADDR 0xc8000000 /* default load address */
da27dcf0 107
6d0f6bcf
JCPV
108#define CONFIG_SYS_HZ 3686400 /* incrementer freq: 3.6864 MHz */
109#define CONFIG_SYS_CPUSPEED 0x0b /* set core clock to 220 MHz */
da27dcf0
WD
110
111 /* valid baudrates */
6d0f6bcf 112#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
da27dcf0
WD
113
114/*-----------------------------------------------------------------------
115 * Stack sizes
116 *
117 * The stack sizes are set up in start.S using the settings below
118 */
119#define CONFIG_STACKSIZE (128*1024) /* regular stack */
120#ifdef CONFIG_USE_IRQ
121#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
122#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
123#endif
124
125/*-----------------------------------------------------------------------
126 * Physical Memory Map
127 */
128#define CONFIG_NR_DRAM_BANKS 4 /* we have 2 banks of DRAM */
129#define PHYS_SDRAM_1 0xc0000000 /* SDRAM Bank #1 */
130#define PHYS_SDRAM_1_SIZE 0x00800000 /* 8 MB */
131#define PHYS_SDRAM_2 0xc1000000 /* SDRAM Bank #2 */
132#define PHYS_SDRAM_2_SIZE 0x00800000 /* 8 MB */
133#define PHYS_SDRAM_3 0xc8000000 /* SDRAM Bank #3 */
134#define PHYS_SDRAM_3_SIZE 0x00800000 /* 8 MB */
135#define PHYS_SDRAM_4 0xc9000000 /* SDRAM Bank #4 */
136#define PHYS_SDRAM_4_SIZE 0x00800000 /* 8 MB */
137
138
139#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
140#define PHYS_FLASH_SIZE 0x00400000 /* 4 MB */
141
6d0f6bcf 142#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
da27dcf0
WD
143
144/*-----------------------------------------------------------------------
145 * FLASH and environment organization
146 */
6d0f6bcf
JCPV
147#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
148#define CONFIG_SYS_MAX_FLASH_SECT (31+8) /* max number of sectors on one chip */
da27dcf0
WD
149
150/* timeout values are in ticks */
6d0f6bcf
JCPV
151#define CONFIG_SYS_FLASH_ERASE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
152#define CONFIG_SYS_FLASH_WRITE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Write */
da27dcf0 153
5a1aceb0 154#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
155#define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 0x1C000) /* Addr of Environment Sector */
156#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
da27dcf0
WD
157
158#endif /* __CONFIG_H */