]> git.ipfire.org Git - thirdparty/u-boot.git/blame - include/configs/ls1021atwr.h
Convert CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT to Kconfig
[thirdparty/u-boot.git] / include / configs / ls1021atwr.h
CommitLineData
c8a7d9da
WH
1/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
c8a7d9da
WH
10#define CONFIG_LS102XA
11
aeb901f2 12#define CONFIG_ARMV7_PSCI_1_0
340848b1 13
3288628a
HZ
14#define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
15
18fb0e3c 16#define CONFIG_SYS_FSL_CLK
c8a7d9da
WH
17
18#define CONFIG_DISPLAY_CPUINFO
19#define CONFIG_DISPLAY_BOARDINFO
20
21#define CONFIG_SKIP_LOWLEVEL_INIT
22#define CONFIG_BOARD_EARLY_INIT_F
99e1bd42
TY
23#define CONFIG_DEEP_SLEEP
24#ifdef CONFIG_DEEP_SLEEP
25#define CONFIG_SILENT_CONSOLE
26#endif
c8a7d9da
WH
27
28/*
29 * Size of malloc() pool
30 */
31#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
32
33#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
34#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
35
10a28644
RM
36/*
37 * USB
38 */
39
40/*
41 * EHCI Support - disbaled by default as
42 * there is no signal coming out of soc on
43 * this board for this controller. However,
44 * the silicon still has this controller,
45 * and anyone can use this controller by
46 * taking signals out on their board.
47 */
48
49/*#define CONFIG_HAS_FSL_DR_USB*/
50
51#ifdef CONFIG_HAS_FSL_DR_USB
52#define CONFIG_USB_EHCI
53#define CONFIG_USB_EHCI_FSL
54#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
55#endif
56
57/* XHCI Support - enabled by default */
58#define CONFIG_HAS_FSL_XHCI_USB
59
60#ifdef CONFIG_HAS_FSL_XHCI_USB
61#define CONFIG_USB_XHCI_FSL
10a28644
RM
62#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
63#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
64#endif
65
c8a7d9da
WH
66/*
67 * Generic Timer Definitions
68 */
69#define GENERIC_TIMER_CLK 12500000
70
71#define CONFIG_SYS_CLK_FREQ 100000000
72#define CONFIG_DDR_CLK_FREQ 100000000
73
a88cc3bd
YS
74#define DDR_SDRAM_CFG 0x470c0008
75#define DDR_CS0_BNDS 0x008000bf
76#define DDR_CS0_CONFIG 0x80014302
77#define DDR_TIMING_CFG_0 0x50550004
78#define DDR_TIMING_CFG_1 0xbcb38c56
79#define DDR_TIMING_CFG_2 0x0040d120
80#define DDR_TIMING_CFG_3 0x010e1000
81#define DDR_TIMING_CFG_4 0x00000001
82#define DDR_TIMING_CFG_5 0x03401400
83#define DDR_SDRAM_CFG_2 0x00401010
84#define DDR_SDRAM_MODE 0x00061c60
85#define DDR_SDRAM_MODE_2 0x00180000
86#define DDR_SDRAM_INTERVAL 0x18600618
87#define DDR_DDR_WRLVL_CNTL 0x8655f605
88#define DDR_DDR_WRLVL_CNTL_2 0x05060607
89#define DDR_DDR_WRLVL_CNTL_3 0x05050505
90#define DDR_DDR_CDR1 0x80040000
91#define DDR_DDR_CDR2 0x00000001
92#define DDR_SDRAM_CLK_CNTL 0x02000000
93#define DDR_DDR_ZQ_CNTL 0x89080600
94#define DDR_CS0_CONFIG_2 0
95#define DDR_SDRAM_CFG_MEM_EN 0x80000000
99e1bd42
TY
96#define SDRAM_CFG2_D_INIT 0x00000010
97#define DDR_CDR2_VREF_TRAIN_EN 0x00000080
98#define SDRAM_CFG2_FRC_SR 0x80000000
99#define SDRAM_CFG_BI 0x00000001
a88cc3bd 100
8415bb68
AW
101#ifdef CONFIG_RAMBOOT_PBL
102#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg
103#endif
104
105#ifdef CONFIG_SD_BOOT
947cee11
AW
106#ifdef CONFIG_SD_BOOT_QSPI
107#define CONFIG_SYS_FSL_PBL_RCW \
108 board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg
109#else
110#define CONFIG_SYS_FSL_PBL_RCW \
111 board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg
112#endif
8415bb68
AW
113#define CONFIG_SPL_FRAMEWORK
114#define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
8415bb68
AW
115#define CONFIG_SPL_WATCHDOG_SUPPORT
116#define CONFIG_SPL_SERIAL_SUPPORT
8415bb68 117#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xe8
e7e720c2
SG
118
119#ifdef CONFIG_SECURE_BOOT
120#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
121/*
122 * HDR would be appended at end of image and copied to DDR along
123 * with U-Boot image.
124 */
125#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS (0x400 + \
126 (CONFIG_U_BOOT_HDR_SIZE / 512)
127#else
8415bb68 128#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x400
e7e720c2 129#endif /* ifdef CONFIG_SECURE_BOOT */
8415bb68
AW
130
131#define CONFIG_SPL_TEXT_BASE 0x10000000
132#define CONFIG_SPL_MAX_SIZE 0x1a000
133#define CONFIG_SPL_STACK 0x1001d000
134#define CONFIG_SPL_PAD_TO 0x1c000
135#define CONFIG_SYS_TEXT_BASE 0x82000000
136
99e1bd42
TY
137#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
138 CONFIG_SYS_MONITOR_LEN)
8415bb68
AW
139#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
140#define CONFIG_SPL_BSS_START_ADDR 0x80100000
141#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
e7e720c2
SG
142
143#ifdef CONFIG_U_BOOT_HDR_SIZE
144/*
145 * HDR would be appended at end of image and copied to DDR along
146 * with U-Boot image. Here u-boot max. size is 512K. So if binary
147 * size increases then increase this size in case of secure boot as
148 * it uses raw u-boot image instead of fit image.
149 */
150#define CONFIG_SYS_MONITOR_LEN (0x80000 + CONFIG_U_BOOT_HDR_SIZE)
151#else
8415bb68 152#define CONFIG_SYS_MONITOR_LEN 0x80000
e7e720c2 153#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
8415bb68
AW
154#endif
155
d612f0ab
AW
156#ifdef CONFIG_QSPI_BOOT
157#define CONFIG_SYS_TEXT_BASE 0x40010000
947cee11
AW
158#endif
159
160#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
d612f0ab
AW
161#define CONFIG_SYS_NO_FLASH
162#endif
163
c8a7d9da 164#ifndef CONFIG_SYS_TEXT_BASE
1c69a51c 165#define CONFIG_SYS_TEXT_BASE 0x60100000
c8a7d9da
WH
166#endif
167
168#define CONFIG_NR_DRAM_BANKS 1
169#define PHYS_SDRAM 0x80000000
170#define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
171
172#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
173#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
174
175#define CONFIG_SYS_HAS_SERDES
176
4ba4a095
RG
177#define CONFIG_FSL_CAAM /* Enable CAAM */
178
4c59ab9c
AW
179#if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
180 !defined(CONFIG_QSPI_BOOT)
eaa859e7
ZQ
181#define CONFIG_U_QE
182#endif
183
c8a7d9da
WH
184/*
185 * IFC Definitions
186 */
947cee11 187#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
c8a7d9da
WH
188#define CONFIG_FSL_IFC
189#define CONFIG_SYS_FLASH_BASE 0x60000000
190#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
191
192#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
193#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
194 CSPR_PORT_SIZE_16 | \
195 CSPR_MSEL_NOR | \
196 CSPR_V)
197#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
198
199/* NOR Flash Timing Params */
200#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
201 CSOR_NOR_TRHZ_80)
202#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
203 FTIM0_NOR_TEADC(0x5) | \
204 FTIM0_NOR_TAVDS(0x0) | \
205 FTIM0_NOR_TEAHC(0x5))
206#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
207 FTIM1_NOR_TRAD_NOR(0x1A) | \
208 FTIM1_NOR_TSEQRAD_NOR(0x13))
209#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
210 FTIM2_NOR_TCH(0x4) | \
211 FTIM2_NOR_TWP(0x1c) | \
212 FTIM2_NOR_TWPH(0x0e))
213#define CONFIG_SYS_NOR_FTIM3 0
214
215#define CONFIG_FLASH_CFI_DRIVER
216#define CONFIG_SYS_FLASH_CFI
217#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
218#define CONFIG_SYS_FLASH_QUIET_TEST
219#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
220
221#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
222#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
223#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
224#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
225
226#define CONFIG_SYS_FLASH_EMPTY_INFO
227#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
228
229#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
272c5265 230#define CONFIG_SYS_WRITE_SWAPPED_DATA
d612f0ab 231#endif
c8a7d9da
WH
232
233/* CPLD */
234
235#define CONFIG_SYS_CPLD_BASE 0x7fb00000
236#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
237
238#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
239#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
240 CSPR_PORT_SIZE_8 | \
241 CSPR_MSEL_GPCM | \
242 CSPR_V)
243#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
244#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
245 CSOR_NOR_NOR_MODE_AVD_NOR | \
246 CSOR_NOR_TRHZ_80)
247
248/* CPLD Timing parameters for IFC GPCM */
249#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
250 FTIM0_GPCM_TEADC(0xf) | \
251 FTIM0_GPCM_TEAHC(0xf))
252#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
253 FTIM1_GPCM_TRAD(0x3f))
254#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
255 FTIM2_GPCM_TCH(0xf) | \
256 FTIM2_GPCM_TWP(0xff))
257#define CONFIG_SYS_FPGA_FTIM3 0x0
258#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
259#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
260#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
261#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
262#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
263#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
264#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
265#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
266#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT
267#define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR
268#define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK
269#define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR
270#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0
271#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1
272#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2
273#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3
274
275/*
276 * Serial Port
277 */
55d53ab4 278#ifdef CONFIG_LPUART
55d53ab4
AW
279#define CONFIG_LPUART_32B_REG
280#else
c8a7d9da 281#define CONFIG_CONS_INDEX 1
c8a7d9da 282#define CONFIG_SYS_NS16550_SERIAL
f833cd62 283#ifndef CONFIG_DM_SERIAL
c8a7d9da 284#define CONFIG_SYS_NS16550_REG_SIZE 1
f833cd62 285#endif
c8a7d9da 286#define CONFIG_SYS_NS16550_CLK get_serial_clock()
55d53ab4 287#endif
c8a7d9da
WH
288
289#define CONFIG_BAUDRATE 115200
290
291/*
292 * I2C
293 */
c8a7d9da
WH
294#define CONFIG_SYS_I2C
295#define CONFIG_SYS_I2C_MXC
03544c66
AA
296#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
297#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
f8cb101e 298#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
c8a7d9da 299
5175a288 300/* EEPROM */
5175a288
AW
301#define CONFIG_ID_EEPROM
302#define CONFIG_SYS_I2C_EEPROM_NXID
303#define CONFIG_SYS_EEPROM_BUS_NUM 1
304#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
305#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
306#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
307#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
5175a288 308
c8a7d9da
WH
309/*
310 * MMC
311 */
312#define CONFIG_MMC
c8a7d9da
WH
313#define CONFIG_FSL_ESDHC
314#define CONFIG_GENERIC_MMC
315
8251ed23
AW
316#define CONFIG_DOS_PARTITION
317
9dd3d3c0 318/* SPI */
947cee11 319#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
9dd3d3c0 320/* QSPI */
d612f0ab
AW
321#define QSPI0_AMBA_BASE 0x40000000
322#define FSL_QSPI_FLASH_SIZE (1 << 24)
323#define FSL_QSPI_FLASH_NUM 2
324
03d1d568 325/* DSPI */
03d1d568
YY
326#endif
327
9dd3d3c0
HW
328/* DM SPI */
329#if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
9dd3d3c0
HW
330#define CONFIG_DM_SPI_FLASH
331#endif
d612f0ab 332
b4ecc8c6
WH
333/*
334 * Video
335 */
336#define CONFIG_FSL_DCU_FB
337
338#ifdef CONFIG_FSL_DCU_FB
339#define CONFIG_VIDEO
340#define CONFIG_CMD_BMP
341#define CONFIG_CFB_CONSOLE
342#define CONFIG_VGA_AS_SINGLE_DEVICE
343#define CONFIG_VIDEO_LOGO
344#define CONFIG_VIDEO_BMP_LOGO
f8008f14 345#define CONFIG_SYS_CONSOLE_IS_IN_ENV
b4ecc8c6
WH
346
347#define CONFIG_FSL_DCU_SII9022A
348#define CONFIG_SYS_I2C_DVI_BUS_NUM 1
349#define CONFIG_SYS_I2C_DVI_ADDR 0x39
350#endif
351
c8a7d9da
WH
352/*
353 * eTSEC
354 */
355#define CONFIG_TSEC_ENET
356
357#ifdef CONFIG_TSEC_ENET
358#define CONFIG_MII
359#define CONFIG_MII_DEFAULT_TSEC 1
360#define CONFIG_TSEC1 1
361#define CONFIG_TSEC1_NAME "eTSEC1"
362#define CONFIG_TSEC2 1
363#define CONFIG_TSEC2_NAME "eTSEC2"
364#define CONFIG_TSEC3 1
365#define CONFIG_TSEC3_NAME "eTSEC3"
366
367#define TSEC1_PHY_ADDR 2
368#define TSEC2_PHY_ADDR 0
369#define TSEC3_PHY_ADDR 1
370
371#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
372#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
373#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
374
375#define TSEC1_PHYIDX 0
376#define TSEC2_PHYIDX 0
377#define TSEC3_PHYIDX 0
378
379#define CONFIG_ETHPRIME "eTSEC1"
380
381#define CONFIG_PHY_GIGE
382#define CONFIG_PHYLIB
383#define CONFIG_PHY_ATHEROS
384
385#define CONFIG_HAS_ETH0
386#define CONFIG_HAS_ETH1
387#define CONFIG_HAS_ETH2
388#endif
389
da419027
ML
390/* PCIe */
391#define CONFIG_PCI /* Enable PCI/PCIE */
b38eaec5
RD
392#define CONFIG_PCIE1 /* PCIE controller 1 */
393#define CONFIG_PCIE2 /* PCIE controller 2 */
da419027
ML
394#define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
395#define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
396
180b8688
ML
397#define CONFIG_SYS_PCI_64BIT
398
399#define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
400#define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
401#define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
402#define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
403
404#define CONFIG_SYS_PCIE_IO_BUS 0x00000000
405#define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
406#define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
407
408#define CONFIG_SYS_PCIE_MEM_BUS 0x08000000
409#define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x04000000
410#define CONFIG_SYS_PCIE_MEM_SIZE 0x08000000 /* 128M */
411
412#ifdef CONFIG_PCI
180b8688 413#define CONFIG_PCI_PNP
180b8688
ML
414#define CONFIG_PCI_SCAN_SHOW
415#define CONFIG_CMD_PCI
180b8688
ML
416#endif
417
c8a7d9da
WH
418#define CONFIG_CMDLINE_TAG
419#define CONFIG_CMDLINE_EDITING
8415bb68 420
1a2826f6
XL
421#define CONFIG_ARMV7_NONSEC
422#define CONFIG_ARMV7_VIRT
423#define CONFIG_PEN_ADDR_BIG_ENDIAN
435acd83 424#define CONFIG_LAYERSCAPE_NS_ACCESS
1a2826f6
XL
425#define CONFIG_SMP_PEN_ADDR 0x01ee0200
426#define CONFIG_TIMER_CLK_FREQ 12500000
1a2826f6 427
c8a7d9da 428#define CONFIG_HWCONFIG
03c22449
ZZ
429#define HWCONFIG_BUFFER_SIZE 256
430
431#define CONFIG_FSL_DEVICE_DISABLE
c8a7d9da 432
c8a7d9da 433
55d53ab4
AW
434#ifdef CONFIG_LPUART
435#define CONFIG_EXTRA_ENV_SETTINGS \
436 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
7ff7166c
AW
437 "initrd_high=0xffffffff\0" \
438 "fdt_high=0xffffffff\0"
55d53ab4 439#else
c8a7d9da
WH
440#define CONFIG_EXTRA_ENV_SETTINGS \
441 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
7ff7166c
AW
442 "initrd_high=0xffffffff\0" \
443 "fdt_high=0xffffffff\0"
55d53ab4 444#endif
c8a7d9da
WH
445
446/*
447 * Miscellaneous configurable options
448 */
449#define CONFIG_SYS_LONGHELP /* undef to save memory */
c8a7d9da
WH
450#define CONFIG_AUTO_COMPLETE
451#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
452#define CONFIG_SYS_PBSIZE \
453 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
454#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
455#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
456
c8a7d9da
WH
457#define CONFIG_SYS_MEMTEST_START 0x80000000
458#define CONFIG_SYS_MEMTEST_END 0x9fffffff
459
460#define CONFIG_SYS_LOAD_ADDR 0x82000000
c8a7d9da 461
660673af
XL
462#define CONFIG_LS102XA_STREAM_ID
463
c8a7d9da
WH
464/*
465 * Stack sizes
466 * The stack sizes are set up in start.S using the settings below
467 */
468#define CONFIG_STACKSIZE (30 * 1024)
469
470#define CONFIG_SYS_INIT_SP_OFFSET \
471 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
472#define CONFIG_SYS_INIT_SP_ADDR \
473 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
474
8415bb68
AW
475#ifdef CONFIG_SPL_BUILD
476#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
477#else
c8a7d9da 478#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
8415bb68 479#endif
c8a7d9da 480
713bf94f 481#define CONFIG_SYS_QE_FW_ADDR 0x600c0000
eaa859e7 482
c8a7d9da
WH
483/*
484 * Environment
485 */
486#define CONFIG_ENV_OVERWRITE
487
8415bb68
AW
488#if defined(CONFIG_SD_BOOT)
489#define CONFIG_ENV_OFFSET 0x100000
490#define CONFIG_ENV_IS_IN_MMC
491#define CONFIG_SYS_MMC_ENV_DEV 0
492#define CONFIG_ENV_SIZE 0x20000
d612f0ab
AW
493#elif defined(CONFIG_QSPI_BOOT)
494#define CONFIG_ENV_IS_IN_SPI_FLASH
495#define CONFIG_ENV_SIZE 0x2000
496#define CONFIG_ENV_OFFSET 0x100000
497#define CONFIG_ENV_SECT_SIZE 0x10000
8415bb68 498#else
c8a7d9da
WH
499#define CONFIG_ENV_IS_IN_FLASH
500#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
501#define CONFIG_ENV_SIZE 0x20000
502#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
8415bb68 503#endif
c8a7d9da 504
4ba4a095
RG
505#define CONFIG_MISC_INIT_R
506
507/* Hash command with SHA acceleration supported in hardware */
ef6c55a2 508#ifdef CONFIG_FSL_CAAM
4ba4a095
RG
509#define CONFIG_CMD_HASH
510#define CONFIG_SHA_HW_ACCEL
ef6c55a2
AB
511#endif
512
513#include <asm/fsl_secure_boot.h>
cc7b8b9a 514#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
4ba4a095 515
c8a7d9da 516#endif