]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ls1046a_common.h
Convert CONFIG_TWL4030_USB to Kconfig
[people/ms/u-boot.git] / include / configs / ls1046a_common.h
CommitLineData
dd02936f
MH
1/*
2 * Copyright 2016 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS1046A_COMMON_H
8#define __LS1046A_COMMON_H
9
a52ff334
SG
10/* SPL build */
11#ifdef CONFIG_SPL_BUILD
12#define SPL_NO_QBMAN
13#define SPL_NO_FMAN
14#define SPL_NO_ENV
15#define SPL_NO_MISC
16#define SPL_NO_QSPI
17#define SPL_NO_USB
18#define SPL_NO_SATA
19#endif
20#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
21#define SPL_NO_MMC
22#endif
23#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT))
24#define SPL_NO_IFC
25#endif
26
dd02936f
MH
27#define CONFIG_REMAKE_ELF
28#define CONFIG_FSL_LAYERSCAPE
dd02936f 29#define CONFIG_MP
dd02936f
MH
30#define CONFIG_GICV2
31
32#include <asm/arch/config.h>
b52a0507 33#include <asm/arch/stream_id_lsch2.h>
dd02936f
MH
34
35/* Link Definitions */
36#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
37
38#define CONFIG_SUPPORT_RAW_INITRD
39
40#define CONFIG_SKIP_LOWLEVEL_INIT
dd02936f
MH
41
42#define CONFIG_VERY_BIG_RAM
43#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
44#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
45#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
46#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
47
48#define CPU_RELEASE_ADDR secondary_boot_func
49
50/* Generic Timer Definitions */
51#define COUNTER_FREQUENCY 25000000 /* 25MHz */
52
53/* Size of malloc() pool */
54#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
55
56/* Serial Port */
57#define CONFIG_CONS_INDEX 1
58#define CONFIG_SYS_NS16550_SERIAL
59#define CONFIG_SYS_NS16550_REG_SIZE 1
904110c7 60#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
dd02936f 61
dd02936f
MH
62#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
63
64/* SD boot SPL */
65#ifdef CONFIG_SD_BOOT
66#define CONFIG_SPL_FRAMEWORK
dd02936f
MH
67#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
68#define CONFIG_SPL_LIBCOMMON_SUPPORT
69#define CONFIG_SPL_LIBGENERIC_SUPPORT
70#define CONFIG_SPL_ENV_SUPPORT
71#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
72#define CONFIG_SPL_WATCHDOG_SUPPORT
73#define CONFIG_SPL_I2C_SUPPORT
74#define CONFIG_SPL_SERIAL_SUPPORT
75#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
76
77#define CONFIG_SPL_MMC_SUPPORT
dd02936f
MH
78#define CONFIG_SPL_TEXT_BASE 0x10000000
79#define CONFIG_SPL_MAX_SIZE 0x1f000 /* 124 KiB */
80#define CONFIG_SPL_STACK 0x10020000
81#define CONFIG_SPL_PAD_TO 0x21000 /* 132 KiB */
82#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
83#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
84#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
85 CONFIG_SPL_BSS_MAX_SIZE)
86#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
511fc86d
RG
87
88#ifdef CONFIG_SECURE_BOOT
89#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
90/*
91 * HDR would be appended at end of image and copied to DDR along
92 * with U-Boot image. Here u-boot max. size is 512K. So if binary
93 * size increases then increase this size in case of secure boot as
94 * it uses raw u-boot image instead of fit image.
95 */
96#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
97#else
98#define CONFIG_SYS_MONITOR_LEN 0x100000
99#endif /* ifdef CONFIG_SECURE_BOOT */
dd02936f
MH
100#endif
101
126fe70d
SX
102/* NAND SPL */
103#ifdef CONFIG_NAND_BOOT
104#define CONFIG_SPL_PBL_PAD
105#define CONFIG_SPL_FRAMEWORK
126fe70d
SX
106#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
107#define CONFIG_SPL_LIBCOMMON_SUPPORT
108#define CONFIG_SPL_LIBGENERIC_SUPPORT
109#define CONFIG_SPL_ENV_SUPPORT
110#define CONFIG_SPL_WATCHDOG_SUPPORT
111#define CONFIG_SPL_I2C_SUPPORT
112#define CONFIG_SPL_SERIAL_SUPPORT
113#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
114
115#define CONFIG_SPL_NAND_SUPPORT
116#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
117#define CONFIG_SPL_TEXT_BASE 0x10000000
511fc86d 118#define CONFIG_SPL_MAX_SIZE 0x17000 /* 90 KiB */
126fe70d
SX
119#define CONFIG_SPL_STACK 0x1001f000
120#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
121#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
122
123#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
124#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
125#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
126 CONFIG_SPL_BSS_MAX_SIZE)
127#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
128#define CONFIG_SYS_MONITOR_LEN 0xa0000
129#endif
130
dd02936f
MH
131/* I2C */
132#define CONFIG_SYS_I2C
133#define CONFIG_SYS_I2C_MXC
134#define CONFIG_SYS_I2C_MXC_I2C1
135#define CONFIG_SYS_I2C_MXC_I2C2
136#define CONFIG_SYS_I2C_MXC_I2C3
137#define CONFIG_SYS_I2C_MXC_I2C4
138
3098e539
HZ
139/* PCIe */
140#define CONFIG_PCIE1 /* PCIE controller 1 */
141#define CONFIG_PCIE2 /* PCIE controller 2 */
142#define CONFIG_PCIE3 /* PCIE controller 3 */
143
144#ifdef CONFIG_PCI
145#define CONFIG_PCI_SCAN_SHOW
3098e539
HZ
146#endif
147
f216ef25
YT
148/* SATA */
149#ifndef SPL_NO_SATA
150#define CONFIG_SCSI_AHCI_PLAT
151
152#define CONFIG_SYS_SATA AHCI_BASE_ADDR
153
154#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
155#define CONFIG_SYS_SCSI_MAX_LUN 1
156#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
157 CONFIG_SYS_SCSI_MAX_LUN)
158#endif
159
dd02936f 160/* Command line configuration */
dd02936f
MH
161
162/* MMC */
a52ff334 163#ifndef SPL_NO_MMC
dd02936f
MH
164#ifdef CONFIG_MMC
165#define CONFIG_FSL_ESDHC
166#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
dd02936f 167#endif
a52ff334 168#endif
dd02936f 169
dd02936f 170/* FMan ucode */
a52ff334 171#ifndef SPL_NO_FMAN
dd02936f
MH
172#define CONFIG_SYS_DPAA_FMAN
173#ifdef CONFIG_SYS_DPAA_FMAN
174#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
a52ff334 175#endif
dd02936f
MH
176
177#ifdef CONFIG_SD_BOOT
178/*
179 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
180 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
8104deb2 181 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 18432(0x4800).
dd02936f
MH
182 */
183#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
8104deb2 184#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800)
126fe70d 185#elif defined(CONFIG_QSPI_BOOT)
dd02936f 186#define CONFIG_SYS_QE_FW_IN_SPIFLASH
8104deb2 187#define CONFIG_SYS_FMAN_FW_ADDR 0x40900000
dd02936f
MH
188#define CONFIG_ENV_SPI_BUS 0
189#define CONFIG_ENV_SPI_CS 0
190#define CONFIG_ENV_SPI_MAX_HZ 1000000
191#define CONFIG_ENV_SPI_MODE 0x03
126fe70d
SX
192#elif defined(CONFIG_NAND_BOOT)
193#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
752513d8 194#define CONFIG_SYS_FMAN_FW_ADDR (36 * CONFIG_SYS_NAND_BLOCK_SIZE)
126fe70d
SX
195#else
196#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
8104deb2 197#define CONFIG_SYS_FMAN_FW_ADDR 0x60900000
dd02936f
MH
198#endif
199#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
200#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
201#endif
202
203/* Miscellaneous configurable options */
204#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
dd02936f
MH
205
206#define CONFIG_HWCONFIG
207#define HWCONFIG_BUFFER_SIZE 128
208
8de227ee
QG
209#include <config_distro_defaults.h>
210#ifndef CONFIG_SPL_BUILD
211#define BOOT_TARGET_DEVICES(func) \
f216ef25 212 func(SCSI, scsi, 0) \
8de227ee
QG
213 func(MMC, mmc, 0) \
214 func(USB, usb, 0)
215#include <config_distro_bootcmd.h>
216#endif
217
a52ff334 218#ifndef SPL_NO_MISC
dd02936f
MH
219/* Initial environment variables */
220#define CONFIG_EXTRA_ENV_SETTINGS \
221 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
dd02936f
MH
222 "ramdisk_addr=0x800000\0" \
223 "ramdisk_size=0x2000000\0" \
224 "fdt_high=0xffffffffffffffff\0" \
225 "initrd_high=0xffffffffffffffff\0" \
8de227ee
QG
226 "fdt_addr=0x64f00000\0" \
227 "kernel_addr=0x65000000\0" \
228 "scriptaddr=0x80000000\0" \
f7b75f8b 229 "scripthdraddr=0x80080000\0" \
8de227ee
QG
230 "fdtheader_addr_r=0x80100000\0" \
231 "kernelheader_addr_r=0x80200000\0" \
232 "load_addr=0xa0000000\0" \
f7b75f8b 233 "kernel_addr_r=0x81000000\0" \
8de227ee
QG
234 "fdt_addr_r=0x90000000\0" \
235 "ramdisk_addr_r=0xa0000000\0" \
dd02936f 236 "kernel_start=0x1000000\0" \
9b457cc6 237 "kernelheader_start=0x800000\0" \
dd02936f
MH
238 "kernel_load=0xa0000000\0" \
239 "kernel_size=0x2800000\0" \
9b457cc6 240 "kernelheader_size=0x40000\0" \
aab2ef9a
SL
241 "kernel_addr_sd=0x8000\0" \
242 "kernel_size_sd=0x14000\0" \
9b457cc6
VPB
243 "kernelhdr_addr_sd=0x4000\0" \
244 "kernelhdr_size_sd=0x10\0" \
dd02936f 245 "console=ttyS0,115200\0" \
43ede0bc 246 CONFIG_MTDPARTS_DEFAULT "\0" \
8de227ee
QG
247 BOOTENV \
248 "boot_scripts=ls1046ardb_boot.scr\0" \
f7b75f8b 249 "boot_script_hdr=hdr_ls1046ardb_bs.out\0" \
8de227ee
QG
250 "scan_dev_for_boot_part=" \
251 "part list ${devtype} ${devnum} devplist; " \
252 "env exists devplist || setenv devplist 1; " \
253 "for distro_bootpart in ${devplist}; do " \
254 "if fstype ${devtype} " \
255 "${devnum}:${distro_bootpart} " \
256 "bootfstype; then " \
257 "run scan_dev_for_boot; " \
258 "fi; " \
259 "done\0" \
f7b75f8b
SG
260 "scan_dev_for_boot=" \
261 "echo Scanning ${devtype} " \
262 "${devnum}:${distro_bootpart}...; " \
263 "for prefix in ${boot_prefixes}; do " \
264 "run scan_dev_for_scripts; " \
265 "done;" \
266 "\0" \
267 "boot_a_script=" \
268 "load ${devtype} ${devnum}:${distro_bootpart} " \
269 "${scriptaddr} ${prefix}${script}; " \
270 "env exists secureboot && load ${devtype} " \
271 "${devnum}:${distro_bootpart} " \
272 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
273 "&& esbc_validate ${scripthdraddr};" \
274 "source ${scriptaddr}\0" \
8de227ee
QG
275 "qspi_bootcmd=echo Trying load from qspi..;" \
276 "sf probe && sf read $load_addr " \
9b457cc6
VPB
277 "$kernel_start $kernel_size; env exists secureboot " \
278 "&& sf read $kernelheader_addr_r $kernelheader_start " \
279 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
280 "bootm $load_addr#$board\0" \
aab2ef9a
SL
281 "sd_bootcmd=echo Trying load from SD ..;" \
282 "mmcinfo; mmc read $load_addr " \
283 "$kernel_addr_sd $kernel_size_sd && " \
9b457cc6
VPB
284 "env exists secureboot && mmc read $kernelheader_addr_r " \
285 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
286 " && esbc_validate ${kernelheader_addr_r};" \
aab2ef9a 287 "bootm $load_addr#$board\0"
8de227ee 288
a52ff334
SG
289#endif
290
dd02936f
MH
291/* Monitor Command Prompt */
292#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
dd02936f 293#define CONFIG_SYS_LONGHELP
a52ff334 294
dd02936f
MH
295#define CONFIG_AUTO_COMPLETE
296#define CONFIG_SYS_MAXARGS 64 /* max command args */
297
298#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
299
457e51cf
SG
300#include <asm/arch/soc.h>
301
dd02936f 302#endif /* __LS1046A_COMMON_H */