]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/lwmon.h
* Patch by Martin Krause, 03 Aug 2004:
[people/ms/u-boot.git] / include / configs / lwmon.h
CommitLineData
e2211743
WD
1/*
2 * (C) Copyright 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
56f94be3
WD
31/* External logbuffer support */
32#define CONFIG_LOGBUFFER
33
e2211743
WD
34/*
35 * High Level Configuration Options
36 * (easy to change)
37 */
38
39#define CONFIG_MPC823 1 /* This is a MPC823E CPU */
40#define CONFIG_LWMON 1 /* ...on a LWMON board */
41
c837dcb1 42#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
4532cb69 43#define CONFIG_BOARD_POSTCLK_INIT 1 /* Call board_postclk_init */
e2211743
WD
44
45#define CONFIG_LCD 1 /* use LCD controller ... */
46#define CONFIG_HLD1045 1 /* ... with a HLD1045 display */
47
4532cb69
WD
48#define CONFIG_SPLASH_SCREEN /* ... with splashscreen support*/
49
281e00a3 50#define CONFIG_SERIAL_MULTI 1
e2211743 51#define CONFIG_8xx_CONS_SMC2 1 /* Console is on SMC2 */
281e00a3 52#define CONFIG_8xx_CONS_SCC2 1 /* Console is on SCC2 */
e2211743
WD
53
54#define CONFIG_BAUDRATE 115200 /* with watchdog >= 38400 needed */
55
56#define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
57
58#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
59
60/* pre-boot commands */
61#define CONFIG_PREBOOT "setenv bootdelay 15"
62
63#undef CONFIG_BOOTARGS
64
65/* POST support */
ea909b76 66#define CONFIG_POST (CFG_POST_CACHE | \
e2211743 67 CFG_POST_WATCHDOG | \
ea909b76
WD
68 CFG_POST_RTC | \
69 CFG_POST_MEMORY | \
70 CFG_POST_CPU | \
71 CFG_POST_UART | \
72 CFG_POST_ETHER | \
73 CFG_POST_I2C | \
74 CFG_POST_SPI | \
75 CFG_POST_USB | \
4532cb69
WD
76 CFG_POST_SPR | \
77 CFG_POST_SYSMON)
e2211743
WD
78
79#define CONFIG_BOOTCOMMAND "run flash_self"
80
d126bfbd
WD
81#define CONFIG_EXTRA_ENV_SETTINGS \
82 "kernel_addr=40080000\0" \
83 "ramdisk_addr=40280000\0" \
84 "magic_keys=#3\0" \
85 "key_magic#=28\0" \
86 "key_cmd#=setenv addfb setenv 'bootargs $bootargs console=tty0'\0" \
87 "key_magic3=3C+3F\0" \
88 "key_cmd3=echo *** Entering Test Mode ***;" \
89 "setenv add_misc 'setenv bootargs $bootargs testmode'\0" \
90 "nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath\0" \
91 "ramargs=setenv bootargs root=/dev/ram rw\0" \
92 "addfb=setenv bootargs $bootargs console=ttyS1,$baudrate\0" \
93 "addip=setenv bootargs $bootargs " \
94 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname::off " \
95 "panic=1\0" \
96 "add_wdt=setenv bootargs $bootargs $wdt_args\0" \
97 "add_misc=setenv bootargs $bootargs runmode\0" \
98 "flash_nfs=run nfsargs addip add_wdt addfb add_misc;" \
99 "bootm $kernel_addr\0" \
100 "flash_self=run ramargs addip add_wdt addfb add_misc;" \
101 "bootm $kernel_addr $ramdisk_addr\0" \
102 "net_nfs=tftp 100000 /tftpboot/uImage.lwmon;" \
103 "run nfsargs addip add_wdt addfb;bootm\0" \
104 "rootpath=/opt/eldk/ppc_8xx\0" \
105 "load=tftp 100000 /tftpboot/u-boot.bin\0" \
106 "update=protect off 1:0;era 1:0;cp.b 100000 40000000 $filesize\0" \
107 "wdt_args=wdt_8xx=off\0" \
e2211743
WD
108 "verify=no"
109
110#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
111#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
112
113#define CONFIG_WATCHDOG 1 /* watchdog enabled */
a8c7c708 114#define CFG_WATCHDOG_FREQ (CFG_HZ / 20)
e2211743
WD
115
116#undef CONFIG_STATUS_LED /* Status LED disabled */
117
118/* enable I2C and select the hardware/software driver */
ea909b76
WD
119#undef CONFIG_HARD_I2C /* I2C with hardware support */
120#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
e2211743 121
ea909b76
WD
122#define CFG_I2C_SPEED 93000 /* 93 kHz is supposed to work */
123#define CFG_I2C_SLAVE 0xFE
e2211743
WD
124
125#ifdef CONFIG_SOFT_I2C
126/*
127 * Software (bit-bang) I2C driver configuration
128 */
129#define PB_SCL 0x00000020 /* PB 26 */
130#define PB_SDA 0x00000010 /* PB 27 */
131
132#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
133#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
134#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
135#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
136#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
137 else immr->im_cpm.cp_pbdat &= ~PB_SDA
138#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
139 else immr->im_cpm.cp_pbdat &= ~PB_SCL
4532cb69 140#define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
e2211743
WD
141#endif /* CONFIG_SOFT_I2C */
142
143
144#define CONFIG_RTC_PCF8563 /* use Philips PCF8563 RTC */
145
146#ifdef CONFIG_POST
147#define CFG_CMD_POST_DIAG CFG_CMD_DIAG
148#else
149#define CFG_CMD_POST_DIAG 0
150#endif
151
e2211743 152#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
b0fce99b 153 CFG_CMD_ASKENV | \
e2211743
WD
154 CFG_CMD_DHCP | \
155 CFG_CMD_DATE | \
156 CFG_CMD_I2C | \
157 CFG_CMD_EEPROM | \
158 CFG_CMD_IDE | \
159 CFG_CMD_BSP | \
d791b1dc 160 CFG_CMD_BMP | \
e2211743 161 CFG_CMD_POST_DIAG )
e2211743
WD
162#define CONFIG_MAC_PARTITION
163#define CONFIG_DOS_PARTITION
164
165#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
166
167/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
168#include <cmd_confdefs.h>
169
170/*----------------------------------------------------------------------*/
171
172/*
173 * Miscellaneous configurable options
174 */
175#define CFG_LONGHELP /* undef to save memory */
176#define CFG_PROMPT "=> " /* Monitor Command Prompt */
177
d126bfbd 178#define CFG_HUSH_PARSER 1 /* use "hush" command parser */
e2211743
WD
179#ifdef CFG_HUSH_PARSER
180#define CFG_PROMPT_HUSH_PS2 "> "
f12e568c 181#endif
e2211743
WD
182
183#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
184#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
185#else
186#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
187#endif
188#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
189#define CFG_MAXARGS 16 /* max number of command args */
190#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
191
192#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
193#define CFG_MEMTEST_END 0x00F00000 /* 1 ... 15MB in DRAM */
194
195#define CFG_LOAD_ADDR 0x00100000 /* default load address */
196
197#define CFG_PIO_MODE 0 /* IDE interface in PIO Mode 0 */
198
199#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
200
d0fb80c3
WD
201/*
202 * When the watchdog is enabled, output must be fast enough in Linux.
203 */
204#ifdef CONFIG_WATCHDOG
205#define CFG_BAUDRATE_TABLE { 38400, 57600, 115200 }
206#else
207#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
208#endif
e2211743 209
2e5983d2
WD
210/*----------------------------------------------------------------------*/
211#define CONFIG_MODEM_SUPPORT 1 /* enable modem initialization stuff */
212#undef CONFIG_MODEM_SUPPORT_DEBUG
213
ad12965d 214#define CONFIG_MODEM_KEY_MAGIC "3C+3D" /* press F3 + F4 keys to enable modem */
2e5983d2
WD
215#define CONFIG_POST_KEY_MAGIC "3C+3E" /* press F3 + F5 keys to force POST */
216#if 0
217#define CONFIG_AUTOBOOT_KEYED /* Enable "password" protection */
218#define CONFIG_AUTOBOOT_PROMPT "\nEnter password - autoboot in %d sec...\n"
219#define CONFIG_AUTOBOOT_DELAY_STR " " /* "password" */
220#endif
221/*----------------------------------------------------------------------*/
222
e2211743
WD
223/*
224 * Low Level Configuration Settings
225 * (address mappings, register initial values, etc.)
226 * You should know what you are doing if you make changes here.
227 */
228/*-----------------------------------------------------------------------
229 * Internal Memory Mapped Register
230 */
231#define CFG_IMMR 0xFFF00000
232
233/*-----------------------------------------------------------------------
234 * Definitions for initial stack pointer and data area (in DPRAM)
235 */
236#define CFG_INIT_RAM_ADDR CFG_IMMR
237#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
4532cb69 238#define CFG_GBL_DATA_SIZE 68 /* size in bytes reserved for initial data */
e2211743
WD
239#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
240#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
241
242/*-----------------------------------------------------------------------
243 * Start addresses for the final memory configuration
244 * (Set up by the startup code)
245 * Please note that CFG_SDRAM_BASE _must_ start at 0
246 */
247#define CFG_SDRAM_BASE 0x00000000
248#define CFG_FLASH_BASE 0x40000000
249#if defined(DEBUG) || (CONFIG_COMMANDS & CFG_CMD_IDE)
250#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
251#else
252#define CFG_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
253#endif
254#define CFG_MONITOR_BASE CFG_FLASH_BASE
255#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
256
257/*
258 * For booting Linux, the board info and command line data
259 * have to be in the first 8 MB of memory, since this is
260 * the maximum mapped by the Linux kernel during initialization.
261 */
262#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
263/*-----------------------------------------------------------------------
264 * FLASH organization
265 */
266#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
267#define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
268
269#define CFG_FLASH_ERASE_TOUT 180000 /* Timeout for Flash Erase (in ms) */
270#define CFG_FLASH_WRITE_TOUT 600 /* Timeout for Flash Write (in ms) */
c837dcb1
WD
271#define CFG_FLASH_USE_BUFFER_WRITE
272#define CFG_FLASH_BUFFER_WRITE_TOUT 2048 /* Timeout for Flash Buffer Write (in ms) */
a2d18bb7
WD
273/* Buffer size.
274 We have two flash devices connected in parallel.
275 Each device incorporates a Write Buffer of 32 bytes.
276 */
277#define CFG_FLASH_BUFFER_SIZE (2*32)
e2211743
WD
278
279#if 1
280/* Put environment in flash which is much faster to boot */
281#define CFG_ENV_IS_IN_FLASH 1
282#define CFG_ENV_ADDR 0x40040000 /* Address of Environment Sector */
283#define CFG_ENV_SIZE 0x2000 /* Total Size of Environment */
284#define CFG_ENV_SECT_SIZE 0x40000 /* we have BIG sectors only :-( */
285#else
286/* Environment in EEPROM */
287#define CFG_ENV_IS_IN_EEPROM 1
288#define CFG_ENV_OFFSET 0
289#define CFG_ENV_SIZE 2048
290#endif
291/*-----------------------------------------------------------------------
292 * I2C/EEPROM Configuration
293 */
294
295#define CFG_I2C_AUDIO_ADDR 0x28 /* Audio volume control */
296#define CFG_I2C_SYSMON_ADDR 0x2E /* LM87 System Monitor */
297#define CFG_I2C_RTC_ADDR 0x51 /* PCF8563 RTC */
298#define CFG_I2C_POWER_A_ADDR 0x52 /* PCMCIA/USB power switch, channel A */
299#define CFG_I2C_POWER_B_ADDR 0x53 /* PCMCIA/USB power switch, channel B */
300#define CFG_I2C_KEYBD_ADDR 0x56 /* PIC LWE keyboard */
301#define CFG_I2C_PICIO_ADDR 0x57 /* PIC IO Expander */
302
288b3d7f
WD
303#undef CONFIG_USE_FRAM /* Use FRAM instead of EEPROM */
304
e2211743
WD
305#ifdef CONFIG_USE_FRAM /* use FRAM */
306#define CFG_I2C_EEPROM_ADDR 0x55 /* FRAM FM24CL64 */
307#define CFG_I2C_EEPROM_ADDR_LEN 2
308#else /* use EEPROM */
309#define CFG_I2C_EEPROM_ADDR 0x58 /* EEPROM AT24C164 */
310#define CFG_I2C_EEPROM_ADDR_LEN 1
311#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* takes up to 10 msec */
312#endif /* CONFIG_USE_FRAM */
313#define CFG_EEPROM_PAGE_WRITE_BITS 4
314
6aff3115 315/* List of I2C addresses to be verified by POST */
288b3d7f 316#ifdef CONFIG_USE_FRAM
6aff3115
WD
317#define I2C_ADDR_LIST { /* CFG_I2C_AUDIO_ADDR, */ \
318 CFG_I2C_SYSMON_ADDR, \
319 CFG_I2C_RTC_ADDR, \
320 CFG_I2C_POWER_A_ADDR, \
321 CFG_I2C_POWER_B_ADDR, \
322 CFG_I2C_KEYBD_ADDR, \
323 CFG_I2C_PICIO_ADDR, \
324 CFG_I2C_EEPROM_ADDR, \
325 }
288b3d7f
WD
326#else /* Use EEPROM - which show up on 8 consequtive addresses */
327#define I2C_ADDR_LIST { /* CFG_I2C_AUDIO_ADDR, */ \
328 CFG_I2C_SYSMON_ADDR, \
329 CFG_I2C_RTC_ADDR, \
330 CFG_I2C_POWER_A_ADDR, \
331 CFG_I2C_POWER_B_ADDR, \
332 CFG_I2C_KEYBD_ADDR, \
333 CFG_I2C_PICIO_ADDR, \
334 CFG_I2C_EEPROM_ADDR+0, \
335 CFG_I2C_EEPROM_ADDR+1, \
336 CFG_I2C_EEPROM_ADDR+2, \
337 CFG_I2C_EEPROM_ADDR+3, \
338 CFG_I2C_EEPROM_ADDR+4, \
339 CFG_I2C_EEPROM_ADDR+5, \
340 CFG_I2C_EEPROM_ADDR+6, \
341 CFG_I2C_EEPROM_ADDR+7, \
342 }
343#endif /* CONFIG_USE_FRAM */
6aff3115 344
e2211743
WD
345/*-----------------------------------------------------------------------
346 * Cache Configuration
347 */
348#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
349#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
350#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
351#endif
352
353/*-----------------------------------------------------------------------
354 * SYPCR - System Protection Control 11-9
355 * SYPCR can only be written once after reset!
356 *-----------------------------------------------------------------------
357 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
358 */
359#if 0 && defined(CONFIG_WATCHDOG) /* LWMON uses external MAX706TESA WD */
360#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
361 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
362#else
363#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
364#endif
365
366/*-----------------------------------------------------------------------
367 * SIUMCR - SIU Module Configuration 11-6
368 *-----------------------------------------------------------------------
369 * PCMCIA config., multi-function pin tri-state
370 */
371/* EARB, DBGC and DBPC are initialised by the HCW */
372/* => 0x000000C0 */
373#define CFG_SIUMCR (SIUMCR_GB5E)
374/*#define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01) */
375
376/*-----------------------------------------------------------------------
377 * TBSCR - Time Base Status and Control 11-26
378 *-----------------------------------------------------------------------
379 * Clear Reference Interrupt Status, Timebase freezing enabled
380 */
381#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
382
383/*-----------------------------------------------------------------------
384 * PISCR - Periodic Interrupt Status and Control 11-31
385 *-----------------------------------------------------------------------
386 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
387 */
388#define CFG_PISCR (PISCR_PS | PISCR_PITF)
389
390/*-----------------------------------------------------------------------
391 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
392 *-----------------------------------------------------------------------
393 * Reset PLL lock status sticky bit, timer expired status bit and timer
394 * interrupt status bit, set PLL multiplication factor !
395 */
396/* 0x00405000 */
397#define CFG_PLPRCR_MF 4 /* (4+1) * 13.2 = 66 MHz Clock */
398#define CFG_PLPRCR \
399 ( (CFG_PLPRCR_MF << PLPRCR_MF_SHIFT) | \
400 PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST | \
401 /*PLPRCR_CSRC|*/ PLPRCR_LPM_NORMAL | \
402 PLPRCR_CSR /*| PLPRCR_LOLRE|PLPRCR_FIOPD*/ \
403 )
404
405#define CONFIG_8xx_GCLK_FREQ ((CFG_PLPRCR_MF+1)*13200000)
406
407/*-----------------------------------------------------------------------
408 * SCCR - System Clock and reset Control Register 15-27
409 *-----------------------------------------------------------------------
410 * Set clock output, timebase and RTC source and divider,
411 * power management and some other internal clocks
412 */
413#define SCCR_MASK SCCR_EBDF11
414/* 0x01800000 */
415#define CFG_SCCR (SCCR_COM00 | /*SCCR_TBS|*/ \
416 SCCR_RTDIV | SCCR_RTSEL | \
417 /*SCCR_CRQEN|*/ /*SCCR_PRQEN|*/ \
418 SCCR_EBDF00 | SCCR_DFSYNC00 | \
419 SCCR_DFBRG00 | SCCR_DFNL000 | \
420 SCCR_DFNH000 | SCCR_DFLCD100 | \
421 SCCR_DFALCD01)
422
423/*-----------------------------------------------------------------------
424 * RTCSC - Real-Time Clock Status and Control Register 11-27
425 *-----------------------------------------------------------------------
426 */
427/* 0x00C3 => 0x0003 */
428#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
429
430
431/*-----------------------------------------------------------------------
432 * RCCR - RISC Controller Configuration Register 19-4
433 *-----------------------------------------------------------------------
434 */
435#define CFG_RCCR 0x0000
436
437/*-----------------------------------------------------------------------
438 * RMDS - RISC Microcode Development Support Control Register
439 *-----------------------------------------------------------------------
440 */
441#define CFG_RMDS 0
442
443/*-----------------------------------------------------------------------
444 *
445 * Interrupt Levels
446 *-----------------------------------------------------------------------
447 */
448#define CFG_CPM_INTERRUPT 13 /* SIU_LEVEL6 */
449
450/*-----------------------------------------------------------------------
451 * PCMCIA stuff
452 *-----------------------------------------------------------------------
453 *
454 */
455#define CFG_PCMCIA_MEM_ADDR (0x50000000)
456#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
457#define CFG_PCMCIA_DMA_ADDR (0x54000000)
458#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
459#define CFG_PCMCIA_ATTRB_ADDR (0x58000000)
460#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
461#define CFG_PCMCIA_IO_ADDR (0x5C000000)
462#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
463
464/*-----------------------------------------------------------------------
465 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
466 *-----------------------------------------------------------------------
467 */
468
469#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
470
471#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
472#undef CONFIG_IDE_LED /* LED for ide not supported */
473#undef CONFIG_IDE_RESET /* reset for ide not supported */
474
475#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
476#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
477
478#define CFG_ATA_IDE0_OFFSET 0x0000
479
480#define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
481
482/* Offset for data I/O */
483#define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
484
485/* Offset for normal register accesses */
486#define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
487
488/* Offset for alternate registers */
489#define CFG_ATA_ALT_OFFSET 0x0100
490
491/*-----------------------------------------------------------------------
492 *
493 *-----------------------------------------------------------------------
494 *
495 */
e2211743
WD
496#define CFG_DER 0
497
498/*
499 * Init Memory Controller:
500 *
501 * BR0/1 and OR0/1 (FLASH) - second Flash bank optional
502 */
503
504#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
505#define FLASH_BASE1_PRELIM 0x41000000 /* FLASH bank #1 */
506
507/* used to re-map FLASH:
508 * restrict access enough to keep SRAM working (if any)
509 * but not too much to meddle with FLASH accesses
510 */
511#define CFG_REMAP_OR_AM 0xFF000000 /* OR addr mask */
512#define CFG_PRELIM_OR_AM 0xFF000000 /* OR addr mask */
513
514/* FLASH timing: ACS = 00, TRLX = 0, CSNT = 1, SCY = 8, EHTR = 0 */
515#define CFG_OR_TIMING_FLASH (OR_SCY_8_CLK)
516
517#define CFG_OR0_REMAP ( CFG_REMAP_OR_AM | OR_CSNT_SAM | OR_ACS_DIV1 | OR_BI | \
518 CFG_OR_TIMING_FLASH)
519#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | OR_ACS_DIV1 | OR_BI | \
520 CFG_OR_TIMING_FLASH)
521/* 16 bit, bank valid */
522#define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_32 | BR_V )
523
524#define CFG_OR1_REMAP CFG_OR0_REMAP
525#define CFG_OR1_PRELIM CFG_OR0_PRELIM
526#define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_PS_32 | BR_V )
527
528/*
529 * BR3/OR3: SDRAM
530 *
531 * Multiplexed addresses, GPL5 output to GPL5_A (don't care)
532 */
533#define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank */
534#define SDRAM_PRELIM_OR_AM 0xF0000000 /* map 256 MB (>SDRAM_MAX_SIZE!) */
535#define SDRAM_TIMING OR_SCY_0_CLK /* SDRAM-Timing */
536
537#define SDRAM_MAX_SIZE 0x08000000 /* max 128 MB SDRAM */
538
539#define CFG_OR3_PRELIM (SDRAM_PRELIM_OR_AM | OR_CSNT_SAM | OR_G5LS | SDRAM_TIMING )
540#define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
541
542/*
543 * BR5/OR5: Touch Panel
544 *
545 * AM=0xFFC00 ATM=0 CSNT/SAM=0 ACS/G5LA/G5LS=3 BIH=1 SCY=0 SETA=0 TRLX=0 EHTR=0
546 */
547#define TOUCHPNL_BASE 0x20000000
548#define TOUCHPNL_OR_AM 0xFFFF8000
549#define TOUCHPNL_TIMING OR_SCY_0_CLK
550
551#define CFG_OR5_PRELIM (TOUCHPNL_OR_AM | OR_CSNT_SAM | OR_ACS_DIV1 | OR_BI | \
552 TOUCHPNL_TIMING )
553#define CFG_BR5_PRELIM ((TOUCHPNL_BASE & BR_BA_MSK) | BR_PS_32 | BR_V )
554
555#define CFG_MEMORY_75
556#undef CFG_MEMORY_7E
557#undef CFG_MEMORY_8E
558
559/*
560 * Memory Periodic Timer Prescaler
561 */
562
563/* periodic timer for refresh */
564#define CFG_MPTPR 0x200
565
566/*
567 * MAMR settings for SDRAM
568 */
569
570#define CFG_MAMR_8COL 0x80802114
571#define CFG_MAMR_9COL 0x80904114
572
573/*
574 * MAR setting for SDRAM
575 */
576#define CFG_MAR 0x00000088
577
578/*
579 * Internal Definitions
580 *
581 * Boot Flags
582 */
583#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
584#define BOOTFLAG_WARM 0x02 /* Software reboot */
585
586#endif /* __CONFIG_H */