]>
Commit | Line | Data |
---|---|---|
b765ffb7 SR |
1 | /* |
2 | * (C) Copyright 2007 | |
3 | * Stefan Roese, DENX Software Engineering, sr@denx.de. | |
4 | * | |
5 | * This program is free software; you can redistribute it and/or | |
6 | * modify it under the terms of the GNU General Public License as | |
7 | * published by the Free Software Foundation; either version 2 of | |
8 | * the License, or (at your option) any later version. | |
9 | * | |
10 | * This program is distributed in the hope that it will be useful, | |
11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
13 | * GNU General Public License for more details. | |
14 | * | |
15 | * You should have received a copy of the GNU General Public License | |
16 | * along with this program; if not, write to the Free Software | |
17 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, | |
18 | * MA 02111-1307 USA | |
19 | */ | |
20 | ||
21 | /************************************************************************ | |
22 | * lwmon5.h - configuration for lwmon5 board | |
23 | ***********************************************************************/ | |
24 | #ifndef __CONFIG_H | |
25 | #define __CONFIG_H | |
26 | ||
27 | /*----------------------------------------------------------------------- | |
28 | * High Level Configuration Options | |
29 | *----------------------------------------------------------------------*/ | |
30 | #define CONFIG_LWMON5 1 /* Board is lwmon5 */ | |
31 | #define CONFIG_440EPX 1 /* Specific PPC440EPx */ | |
e73846b7 | 32 | #define CONFIG_440 1 /* ... PPC440 family */ |
b765ffb7 SR |
33 | #define CONFIG_4xx 1 /* ... PPC4xx family */ |
34 | #define CONFIG_SYS_CLK_FREQ 33300000 /* external freq to pll */ | |
35 | ||
36 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */ | |
37 | #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */ | |
38 | #define CONFIG_ADD_RAM_INFO 1 /* Print additional info */ | |
39 | ||
40 | /*----------------------------------------------------------------------- | |
41 | * Base addresses -- Note these are effective addresses where the | |
42 | * actual resources get mapped (not physical addresses) | |
43 | *----------------------------------------------------------------------*/ | |
44 | #define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */ | |
45 | #define CFG_MALLOC_LEN (512 * 1024) /* Reserve 512 kB for malloc() */ | |
46 | ||
47 | #define CFG_BOOT_BASE_ADDR 0xf0000000 | |
48 | #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */ | |
49 | #define CFG_FLASH_BASE 0xfc000000 /* start of FLASH */ | |
50 | #define CFG_MONITOR_BASE TEXT_BASE | |
51 | #define CFG_LIME_BASE_0 0xc0000000 | |
52 | #define CFG_LIME_BASE_1 0xc1000000 | |
53 | #define CFG_LIME_BASE_2 0xc2000000 | |
54 | #define CFG_LIME_BASE_3 0xc3000000 | |
55 | #define CFG_FPGA_BASE_0 0xc4000000 | |
56 | #define CFG_FPGA_BASE_1 0xc4200000 | |
57 | #define CFG_OCM_BASE 0xe0010000 /* ocm */ | |
58 | #define CFG_PCI_BASE 0xe0000000 /* Internal PCI regs */ | |
59 | #define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */ | |
60 | #define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000 | |
61 | #define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000 | |
62 | #define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000 | |
63 | ||
64 | /* Don't change either of these */ | |
65 | #define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals */ | |
66 | ||
67 | #define CFG_USB2D0_BASE 0xe0000100 | |
68 | #define CFG_USB_DEVICE 0xe0000000 | |
69 | #define CFG_USB_HOST 0xe0000400 | |
70 | ||
71 | /*----------------------------------------------------------------------- | |
72 | * Initial RAM & stack pointer | |
73 | *----------------------------------------------------------------------*/ | |
74 | /* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */ | |
75 | #define CFG_INIT_RAM_OCM 1 /* OCM as init ram */ | |
76 | #define CFG_INIT_RAM_ADDR CFG_OCM_BASE /* OCM */ | |
531e3e8b | 77 | #define CFG_OCM_DATA_ADDR CFG_OCM_BASE |
b765ffb7 SR |
78 | |
79 | #define CFG_INIT_RAM_END (4 << 10) | |
80 | #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */ | |
81 | #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) | |
531e3e8b PK |
82 | #define CFG_POST_WORD_ADDR (CFG_GBL_DATA_OFFSET - 0x4) |
83 | #define CFG_INIT_SP_OFFSET CFG_POST_WORD_ADDR | |
b765ffb7 SR |
84 | |
85 | /*----------------------------------------------------------------------- | |
86 | * Serial Port | |
87 | *----------------------------------------------------------------------*/ | |
88 | #undef CFG_EXT_SERIAL_CLOCK /* no external clock provided */ | |
89 | #define CONFIG_BAUDRATE 115200 | |
90 | #define CONFIG_SERIAL_MULTI 1 | |
91 | /* define this if you want console on UART1 */ | |
92 | #define CONFIG_UART1_CONSOLE 1 /* use UART1 as console */ | |
93 | ||
94 | #define CFG_BAUDRATE_TABLE \ | |
95 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} | |
96 | ||
97 | /*----------------------------------------------------------------------- | |
98 | * Environment | |
99 | *----------------------------------------------------------------------*/ | |
100 | #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */ | |
101 | ||
102 | /*----------------------------------------------------------------------- | |
103 | * FLASH related | |
104 | *----------------------------------------------------------------------*/ | |
105 | #define CFG_FLASH_CFI /* The flash is CFI compatible */ | |
106 | #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */ | |
107 | ||
108 | #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE } | |
109 | ||
110 | #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */ | |
111 | #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */ | |
112 | ||
113 | #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ | |
114 | #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ | |
115 | ||
116 | #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */ | |
117 | #define CFG_FLASH_PROTECTION 1 /* use hardware flash protection */ | |
118 | ||
119 | #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ | |
120 | #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */ | |
121 | ||
1636d1c8 | 122 | #define CFG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */ |
b765ffb7 SR |
123 | #define CFG_ENV_ADDR ((-CFG_MONITOR_LEN)-CFG_ENV_SECT_SIZE) |
124 | #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */ | |
125 | ||
126 | /* Address and size of Redundant Environment Sector */ | |
127 | #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE) | |
128 | #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE) | |
129 | ||
130 | /*----------------------------------------------------------------------- | |
131 | * DDR SDRAM | |
132 | *----------------------------------------------------------------------*/ | |
133 | #define CFG_MBYTES_SDRAM (256) /* 256MB */ | |
134 | #define CFG_DDR_CACHED_ADDR 0x40000000 /* setup 2nd TLB cached here */ | |
135 | #define CONFIG_DDR_DATA_EYE 1 /* use DDR2 optimization */ | |
136 | #if 0 /* test-only: disable ECC for now */ | |
137 | #define CONFIG_DDR_ECC 1 /* enable ECC */ | |
531e3e8b PK |
138 | |
139 | /* POST support */ | |
140 | #define CONFIG_POST (CFG_POST_ECC) | |
141 | ||
b765ffb7 SR |
142 | #endif |
143 | ||
144 | /*----------------------------------------------------------------------- | |
145 | * I2C | |
146 | *----------------------------------------------------------------------*/ | |
147 | #define CONFIG_HARD_I2C 1 /* I2C with hardware support */ | |
148 | #undef CONFIG_SOFT_I2C /* I2C bit-banged */ | |
149 | #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ | |
150 | #define CFG_I2C_SLAVE 0x7F | |
151 | ||
152 | #define CFG_I2C_MULTI_EEPROMS | |
153 | #define CFG_I2C_EEPROM_ADDR (0xa8>>1) | |
154 | #define CFG_I2C_EEPROM_ADDR_LEN 1 | |
155 | #define CFG_EEPROM_PAGE_WRITE_ENABLE | |
156 | #define CFG_EEPROM_PAGE_WRITE_BITS 3 | |
157 | #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 | |
158 | ||
159 | #define CONFIG_RTC_PCF8563 1 /* enable Philips PCF8563 RTC */ | |
160 | #define CFG_I2C_RTC_ADDR 0x51 /* Philips PCF8563 RTC address */ | |
161 | ||
162 | #define CONFIG_PREBOOT "echo;" \ | |
163 | "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \ | |
164 | "echo" | |
165 | ||
166 | #undef CONFIG_BOOTARGS | |
167 | ||
168 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
169 | "hostname=lwmon5\0" \ | |
170 | "netdev=eth0\0" \ | |
5d187430 | 171 | "unlock=yes\0" \ |
b765ffb7 SR |
172 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
173 | "nfsroot=${serverip}:${rootpath}\0" \ | |
174 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ | |
175 | "addip=setenv bootargs ${bootargs} " \ | |
176 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ | |
177 | ":${hostname}:${netdev}:off panic=1\0" \ | |
178 | "addtty=setenv bootargs ${bootargs} console=ttyS1,${baudrate}\0"\ | |
179 | "flash_nfs=run nfsargs addip addtty;" \ | |
180 | "bootm ${kernel_addr}\0" \ | |
181 | "flash_self=run ramargs addip addtty;" \ | |
182 | "bootm ${kernel_addr} ${ramdisk_addr}\0" \ | |
183 | "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ | |
184 | "bootm\0" \ | |
185 | "rootpath=/opt/eldk/ppc_4xxFP\0" \ | |
186 | "bootfile=/tftpboot/lwmon5/uImage\0" \ | |
187 | "kernel_addr=FC000000\0" \ | |
188 | "ramdisk_addr=FC180000\0" \ | |
189 | "load=tftp 200000 /tftpboot/${hostname}/u-boot.bin\0" \ | |
190 | "update=protect off FFF80000 FFFFFFFF;era FFF80000 FFFFFFFF;" \ | |
191 | "cp.b 200000 FFF80000 80000\0" \ | |
192 | "upd=run load;run update\0" \ | |
334043f6 SR |
193 | "lwe_env=tftp 200000 /tftpboot.dev/lwmon5/env_uboot.bin;" \ |
194 | "autoscr 200000\0" \ | |
b765ffb7 SR |
195 | "" |
196 | #define CONFIG_BOOTCOMMAND "run flash_self" | |
197 | ||
198 | #if 0 | |
199 | #define CONFIG_BOOTDELAY -1 /* autoboot disabled */ | |
200 | #else | |
201 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ | |
202 | #endif | |
203 | ||
204 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ | |
205 | #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ | |
206 | ||
207 | #define CONFIG_IBM_EMAC4_V4 1 | |
208 | #define CONFIG_MII 1 /* MII PHY management */ | |
209 | #define CONFIG_PHY_ADDR 3 /* PHY address, See schematics */ | |
210 | ||
211 | #define CONFIG_PHY_RESET 1 /* reset phy upon startup */ | |
212 | ||
213 | #define CONFIG_HAS_ETH0 | |
214 | #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */ | |
215 | ||
216 | #define CONFIG_NET_MULTI 1 | |
217 | #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */ | |
218 | #define CONFIG_PHY1_ADDR 1 | |
219 | ||
220 | /* USB */ | |
221 | #ifdef CONFIG_440EPX | |
222 | #define CONFIG_USB_OHCI | |
223 | #define CONFIG_USB_STORAGE | |
224 | ||
225 | /* Comment this out to enable USB 1.1 device */ | |
226 | #define USB_2_0_DEVICE | |
227 | ||
228 | #define CMD_USB CFG_CMD_USB | |
229 | #else | |
230 | #define CMD_USB 0 /* no USB on 440GRx */ | |
231 | #endif /* CONFIG_440EPX */ | |
232 | ||
233 | /* Partitions */ | |
234 | #define CONFIG_MAC_PARTITION | |
235 | #define CONFIG_DOS_PARTITION | |
236 | #define CONFIG_ISO_PARTITION | |
237 | ||
238 | #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \ | |
239 | CFG_CMD_ASKENV | \ | |
240 | CFG_CMD_DATE | \ | |
241 | CFG_CMD_DHCP | \ | |
242 | CFG_CMD_DIAG | \ | |
243 | CFG_CMD_EEPROM | \ | |
244 | CFG_CMD_ELF | \ | |
245 | CFG_CMD_FAT | \ | |
246 | CFG_CMD_I2C | \ | |
247 | CFG_CMD_IRQ | \ | |
248 | CFG_CMD_MII | \ | |
249 | CFG_CMD_NET | \ | |
250 | CFG_CMD_NFS | \ | |
251 | CFG_CMD_PCI | \ | |
252 | CFG_CMD_PING | \ | |
253 | CFG_CMD_REGINFO | \ | |
254 | CFG_CMD_SDRAM | \ | |
255 | CMD_USB) | |
256 | ||
257 | #define CONFIG_SUPPORT_VFAT | |
258 | ||
259 | /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */ | |
260 | #include <cmd_confdefs.h> | |
261 | ||
262 | /*----------------------------------------------------------------------- | |
263 | * Miscellaneous configurable options | |
264 | *----------------------------------------------------------------------*/ | |
265 | #define CFG_LONGHELP /* undef to save memory */ | |
266 | #define CFG_PROMPT "=> " /* Monitor Command Prompt */ | |
267 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) | |
268 | #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ | |
269 | #else | |
270 | #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ | |
271 | #endif | |
272 | #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ | |
273 | #define CFG_MAXARGS 16 /* max number of command args */ | |
274 | #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ | |
275 | ||
276 | #define CFG_MEMTEST_START 0x0400000 /* memtest works on */ | |
277 | #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ | |
278 | ||
279 | #define CFG_LOAD_ADDR 0x100000 /* default load address */ | |
280 | #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */ | |
281 | ||
282 | #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */ | |
283 | ||
284 | #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ | |
285 | #define CONFIG_LOOPW 1 /* enable loopw command */ | |
286 | #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */ | |
287 | #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */ | |
288 | #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */ | |
289 | ||
290 | /*----------------------------------------------------------------------- | |
291 | * PCI stuff | |
292 | *----------------------------------------------------------------------*/ | |
293 | /* General PCI */ | |
294 | #define CONFIG_PCI /* include pci support */ | |
295 | #undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */ | |
296 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ | |
297 | #define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/ | |
298 | ||
299 | /* Board-specific PCI */ | |
b765ffb7 SR |
300 | #define CFG_PCI_TARGET_INIT |
301 | #define CFG_PCI_MASTER_INIT | |
302 | ||
303 | #define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */ | |
304 | #define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */ | |
305 | ||
306 | #define CONFIG_HW_WATCHDOG 1 /* Use external HW-Watchdog */ | |
307 | ||
308 | /* | |
309 | * For booting Linux, the board info and command line data | |
310 | * have to be in the first 8 MB of memory, since this is | |
311 | * the maximum mapped by the Linux kernel during initialization. | |
312 | */ | |
313 | #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ | |
314 | ||
315 | /*----------------------------------------------------------------------- | |
316 | * External Bus Controller (EBC) Setup | |
317 | *----------------------------------------------------------------------*/ | |
318 | #define CFG_FLASH CFG_FLASH_BASE | |
319 | ||
320 | /* Memory Bank 0 (NOR-FLASH) initialization */ | |
321 | #define CFG_EBC_PB0AP 0x03050200 | |
322 | #define CFG_EBC_PB0CR (CFG_FLASH | 0xdc000) | |
323 | ||
324 | /* Memory Bank 1 (Lime) initialization */ | |
325 | #define CFG_EBC_PB1AP 0x01004380 | |
326 | #define CFG_EBC_PB1CR (CFG_LIME_BASE_0 | 0xdc000) | |
327 | ||
328 | /* Memory Bank 2 (FPGA) initialization */ | |
329 | #define CFG_EBC_PB2AP 0x01004400 | |
330 | #define CFG_EBC_PB2CR (CFG_FPGA_BASE_0 | 0x1c000) | |
331 | ||
332 | /* Memory Bank 3 (FPGA2) initialization */ | |
333 | #define CFG_EBC_PB3AP 0x01004400 | |
334 | #define CFG_EBC_PB3CR (CFG_FPGA_BASE_1 | 0x1c000) | |
335 | ||
336 | #define CFG_EBC_CFG 0xb8400000 | |
337 | ||
04e6c38b SR |
338 | /*----------------------------------------------------------------------- |
339 | * Graphics (Fujitsu Lime) | |
340 | *----------------------------------------------------------------------*/ | |
341 | /* SDRAM Clock frequency adjustment register */ | |
342 | #define CFG_LIME_SDRAM_CLOCK 0xC1FC0000 | |
343 | /* Lime Clock frequency is to set 133MHz */ | |
344 | #define CFG_LIME_CLOCK_133MHZ 0x10000 | |
345 | ||
346 | /* SDRAM Parameter register */ | |
347 | #define CFG_LIME_MMR 0xC1FCFFFC | |
348 | /* SDRAM parameter value */ | |
349 | #define CFG_LIME_MMR_VALUE 0x414FB7F2 | |
350 | ||
b765ffb7 SR |
351 | /*----------------------------------------------------------------------- |
352 | * GPIO Setup | |
353 | *----------------------------------------------------------------------*/ | |
354 | #define CFG_GPIO_PHY1_RST 12 | |
355 | #define CFG_GPIO_FLASH_WP 14 | |
356 | #define CFG_GPIO_PHY0_RST 22 | |
b765ffb7 SR |
357 | #define CFG_GPIO_WATCHDOG 58 |
358 | #define CFG_GPIO_LIME_S 59 | |
359 | #define CFG_GPIO_LIME_RST 60 | |
360 | ||
361 | /*----------------------------------------------------------------------- | |
362 | * PPC440 GPIO Configuration | |
363 | */ | |
364 | #define CFG_440_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \ | |
365 | { \ | |
366 | /* GPIO Core 0 */ \ | |
367 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \ | |
368 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \ | |
369 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \ | |
370 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \ | |
371 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \ | |
372 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \ | |
373 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 EBC_CS_N(1) */ \ | |
374 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 EBC_CS_N(2) */ \ | |
375 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 EBC_CS_N(3) */ \ | |
376 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 EBC_CS_N(4) */ \ | |
377 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5) */ \ | |
378 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR */ \ | |
379 | {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO12 */ \ | |
380 | {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO13 */ \ | |
381 | {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO14 */ \ | |
382 | {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO15 */ \ | |
1636d1c8 | 383 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 GMCTxD(4) */ \ |
b765ffb7 SR |
384 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMCTxD(5) */ \ |
385 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMCTxD(6) */ \ | |
386 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 GMCTxD(7) */ \ | |
387 | {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 RejectPkt0 */ \ | |
388 | {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 RejectPkt1 */ \ | |
389 | {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO22 */ \ | |
390 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 SCPD0 */ \ | |
391 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 GMCTxD(2) */ \ | |
392 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 GMCTxD(3) */ \ | |
393 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26 */ \ | |
394 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \ | |
395 | {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO28 USB2D_TXVALID */ \ | |
396 | {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \ | |
397 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \ | |
398 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \ | |
399 | }, \ | |
400 | { \ | |
401 | /* GPIO Core 1 */ \ | |
402 | {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO32 USB2D_OPMODE0 EBC_DATA(2) */ \ | |
403 | {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO33 USB2D_OPMODE1 EBC_DATA(3) */ \ | |
404 | {GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_0}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \ | |
405 | {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \ | |
406 | {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N EBC_DATA(0) UART3_SIN*/ \ | |
407 | {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EBC_DATA(1) UART3_SOUT*/ \ | |
408 | {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \ | |
409 | {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \ | |
410 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0) */ \ | |
411 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1) */ \ | |
412 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2) */ \ | |
413 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3) */ \ | |
414 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \ | |
415 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \ | |
416 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \ | |
417 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \ | |
418 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \ | |
419 | {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO49 Unselect via TraceSelect Bit */ \ | |
04e6c38b | 420 | {GPIO1_BASE, GPIO_IN, GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \ |
b765ffb7 SR |
421 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \ |
422 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \ | |
423 | {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO53 Unselect via TraceSelect Bit */ \ | |
424 | {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \ | |
425 | {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO55 Unselect via TraceSelect Bit */ \ | |
426 | {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \ | |
427 | {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO57 Unselect via TraceSelect Bit */ \ | |
428 | {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO58 Unselect via TraceSelect Bit */ \ | |
429 | {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \ | |
430 | {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \ | |
431 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \ | |
432 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \ | |
433 | {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \ | |
434 | } \ | |
435 | } | |
436 | ||
437 | /*----------------------------------------------------------------------- | |
438 | * Cache Configuration | |
439 | *----------------------------------------------------------------------*/ | |
440 | #define CFG_DCACHE_SIZE (32<<10) /* For AMCC 440 CPUs */ | |
441 | #define CFG_CACHELINE_SIZE 32 /* ... */ | |
442 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) | |
443 | #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */ | |
444 | #endif | |
445 | ||
446 | /* | |
447 | * Internal Definitions | |
448 | * | |
449 | * Boot Flags | |
450 | */ | |
451 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ | |
452 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ | |
453 | ||
454 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) | |
455 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ | |
456 | #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ | |
457 | #endif | |
458 | #endif /* __CONFIG_H */ |