]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/mcx.h
Convert CONFIG_TWL4030_USB to Kconfig
[people/ms/u-boot.git] / include / configs / mcx.h
CommitLineData
4ab779cb
IY
1/*
2 * Copyright (C) 2011 Ilya Yanok, Emcraft Systems
3 *
4 * Based on omap3_evm_config.h
5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
4ab779cb
IY
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12/*
13 * High Level Configuration Options
14 */
4ab779cb 15
4ab779cb
IY
16#define CONFIG_MACH_TYPE MACH_TYPE_MCX
17
4ab779cb 18#include <asm/arch/cpu.h> /* get chip and board defs */
987ec585 19#include <asm/arch/omap.h>
4ab779cb 20
4ab779cb
IY
21/*
22 * Leave it at 0x80008000 to allow booting new u-boot.bin with X-loader
23 * and older u-boot.bin with the new U-Boot SPL.
24 */
25#define CONFIG_SYS_TEXT_BASE 0x80008000
26
4ab779cb
IY
27/* Clock Defines */
28#define V_OSCK 26000000 /* Clock output from T2 */
29#define V_SCLK (V_OSCK >> 1)
30
31#define CONFIG_MISC_INIT_R
32
33#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
34#define CONFIG_SETUP_MEMORY_TAGS
35#define CONFIG_INITRD_TAG
36#define CONFIG_REVISION_TAG
37
38/*
39 * Size of malloc() pool
40 */
41#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */
42#define CONFIG_SYS_MALLOC_LEN (1024 << 10)
43/*
44 * DDR related
45 */
46#define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
47
48/*
49 * Hardware drivers
50 */
51
52/*
53 * NS16550 Configuration
54 */
55#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
56
4ab779cb
IY
57#define CONFIG_SYS_NS16550_SERIAL
58#define CONFIG_SYS_NS16550_REG_SIZE (-4)
59#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
60
61/*
62 * select serial console configuration
63 */
64#define CONFIG_CONS_INDEX 3
65#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
66#define CONFIG_SERIAL3 3 /* UART3 */
67
68/* allow to overwrite serial and ethaddr */
69#define CONFIG_ENV_OVERWRITE
4ab779cb
IY
70#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
71 115200}
4ab779cb
IY
72
73/* EHCI */
8c735b99 74#define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 57
4ab779cb
IY
75
76/* commands to include */
4ab779cb 77
4ab779cb
IY
78#define CONFIG_MTD_PARTITIONS
79#define CONFIG_MTD_DEVICE
4ab779cb 80
6789e84e
HS
81#define CONFIG_SYS_I2C
82#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
83#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
4ab779cb
IY
84
85/* RTC */
86#define CONFIG_RTC_DS1337
87#define CONFIG_SYS_I2C_RTC_ADDR 0x68
88
4ab779cb
IY
89/*
90 * Board NAND Info.
91 */
92#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
93 /* to access nand */
94#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
95 /* to access */
96 /* nand at CS0 */
97
98#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
99 /* NAND devices */
4ab779cb
IY
100#define CONFIG_JFFS2_NAND
101/* nand device jffs2 lives on */
102#define CONFIG_JFFS2_DEV "nand0"
103/* start of jffs2 partition */
104#define CONFIG_JFFS2_PART_OFFSET 0x680000
105#define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */
106
107/* Environment information */
4ab779cb
IY
108
109#define CONFIG_BOOTFILE "uImage"
110
f89a8b6a 111/* Setup MTD for NAND on the SOM */
f89a8b6a
SB
112
113#define CONFIG_HOSTNAME mcx
4ab779cb 114#define CONFIG_EXTRA_ENV_SETTINGS \
f89a8b6a
SB
115 "adddbg=setenv bootargs ${bootargs} trace_buf_size=64M\0" \
116 "adddebug=setenv bootargs ${bootargs} earlyprintk=serial\0" \
117 "addeth=setenv bootargs ${bootargs} ethaddr=${ethaddr}\0" \
118 "addfb=setenv bootargs ${bootargs} vram=6M " \
119 "omapfb.vram=1:2M,2:2M,3:2M omapdss.def_disp=lcd\0" \
120 "addip_sta=setenv bootargs ${bootargs} " \
121 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
122 "${netmask}:${hostname}:eth0:off\0" \
123 "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0" \
124 "addip=if test -n ${ipdyn};then run addip_dyn;" \
125 "else run addip_sta;fi\0" \
126 "addmisc=setenv bootargs ${bootargs} ${misc}\0" \
127 "addtty=setenv bootargs ${bootargs} " \
128 "console=${consoledev},${baudrate}\0" \
129 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
130 "baudrate=115200\0" \
131 "consoledev=ttyO2\0" \
4a8c3f69 132 "hostname=" __stringify(CONFIG_HOSTNAME) "\0" \
f89a8b6a
SB
133 "loadaddr=0x82000000\0" \
134 "load=tftp ${loadaddr} ${u-boot}\0" \
135 "load_k=tftp ${loadaddr} ${bootfile}\0" \
136 "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
137 "loadmlo=tftp ${loadaddr} ${mlo}\0" \
4a8c3f69 138 "mlo=" __stringify(CONFIG_HOSTNAME) "/MLO\0" \
f89a8b6a
SB
139 "mmcargs=root=/dev/mmcblk0p2 rw " \
140 "rootfstype=ext3 rootwait\0" \
141 "mmcboot=echo Booting from mmc ...; " \
142 "run mmcargs; " \
143 "run addip addtty addmtd addfb addeth addmisc;" \
144 "run loaduimage; " \
145 "bootm ${loadaddr}\0" \
146 "net_nfs=run load_k; " \
147 "run nfsargs; " \
148 "run addip addtty addmtd addfb addeth addmisc;" \
149 "bootm ${loadaddr}\0" \
150 "nfsargs=setenv bootargs root=/dev/nfs rw " \
151 "nfsroot=${serverip}:${rootpath}\0" \
4a8c3f69 152 "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.img\0" \
f89a8b6a
SB
153 "uboot_addr=0x80000\0" \
154 "update=nandecc sw;nand erase ${uboot_addr} 100000;" \
155 "nand write ${loadaddr} ${uboot_addr} 80000\0" \
156 "updatemlo=nandecc hw;nand erase 0 20000;" \
157 "nand write ${loadaddr} 0 20000\0" \
158 "upd=if run load;then echo Updating u-boot;if run update;" \
159 "then echo U-Boot updated;" \
160 "else echo Error updating u-boot !;" \
161 "echo Board without bootloader !!;" \
162 "fi;" \
163 "else echo U-Boot not downloaded..exiting;fi\0" \
164 "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
165 "bootscript=echo Running bootscript from mmc ...; " \
166 "source ${loadaddr}\0" \
167 "nandargs=setenv bootargs ubi.mtd=7 " \
168 "root=ubi0:rootfs rootfstype=ubifs\0" \
169 "nandboot=echo Booting from nand ...; " \
170 "run nandargs; " \
171 "ubi part nand0,4;" \
172 "ubi readvol ${loadaddr} kernel;" \
e47c9e86 173 "run addtty addmtd addfb addeth addmisc;" \
f89a8b6a 174 "bootm ${loadaddr}\0" \
8f1fae26
SB
175 "preboot=ubi part nand0,7;" \
176 "ubi readvol ${loadaddr} splash;" \
177 "bmp display ${loadaddr};" \
178 "gpio set 55\0" \
e47c9e86
SB
179 "swupdate_args=setenv bootargs root=/dev/ram " \
180 "quiet loglevel=1 " \
181 "consoleblank=0 ${swupdate_misc}\0" \
f89a8b6a
SB
182 "swupdate=echo Running Sw-Update...;" \
183 "if printenv mtdparts;then echo Starting SwUpdate...; " \
184 "else mtdparts default;fi; " \
185 "ubi part nand0,5;" \
186 "ubi readvol 0x82000000 kernel_recovery;" \
e47c9e86
SB
187 "ubi part nand0,6;" \
188 "ubi readvol 0x84000000 fs_recovery;" \
f89a8b6a
SB
189 "run swupdate_args; " \
190 "setenv bootargs ${bootargs} " \
191 "${mtdparts} " \
192 "vram=6M omapfb.vram=1:2M,2:2M,3:2M " \
193 "omapdss.def_disp=lcd;" \
a5d64dbf
SB
194 "bootm 0x82000000 0x84000000\0" \
195 "bootcmd=mmc rescan;if fatload mmc 0 82000000 loadbootscr.scr;" \
196 "then source 82000000;else run nandboot;fi\0"
4ab779cb
IY
197
198#define CONFIG_AUTO_COMPLETE
48a4ee50
DZ
199#define CONFIG_CMDLINE_EDITING
200
4ab779cb
IY
201/*
202 * Miscellaneous configurable options
203 */
4ab779cb 204#define CONFIG_SYS_LONGHELP /* undef to save memory */
992a27d5 205#define CONFIG_SYS_CBSIZE 1024/* Console I/O Buffer Size */
4ab779cb
IY
206/* Boot Argument Buffer Size */
207#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
208/* memtest works on */
209#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
210#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
211 0x01F00000) /* 31MB */
212
213#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
214 /* address */
8f1fae26 215#define CONFIG_PREBOOT
4ab779cb
IY
216
217/*
218 * AM3517 has 12 GP timers, they can be driven by the system clock
219 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
220 * This rate is divided by a local divisor.
221 */
222#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
223#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
4ab779cb 224
4ab779cb
IY
225/*
226 * Physical Memory Map
227 */
228#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
229#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
4ab779cb
IY
230#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
231
232/*
233 * FLASH and environment organization
234 */
235
236/* **** PISMO SUPPORT *** */
4ab779cb 237
f89a8b6a 238/* Redundant Environment */
4ab779cb 239#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
7672d9d5
AF
240#define CONFIG_ENV_OFFSET 0x180000
241#define CONFIG_ENV_ADDR 0x180000
f89a8b6a
SB
242#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
243 2 * CONFIG_SYS_ENV_SECT_SIZE)
244#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
4ab779cb
IY
245
246/* Flash banks JFFS2 should use */
247#define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
248 CONFIG_SYS_MAX_NAND_DEVICE)
249#define CONFIG_SYS_JFFS2_MEM_NAND
250/* use flash_info[2] */
251#define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
252#define CONFIG_SYS_JFFS2_NUM_BANKS 1
253
254#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
255#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
256#define CONFIG_SYS_INIT_RAM_SIZE 0x800
257#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
258 CONFIG_SYS_INIT_RAM_SIZE - \
259 GENERATED_GBL_DATA_SIZE)
260
261/* Defines for SPL */
47f7bcae 262#define CONFIG_SPL_FRAMEWORK
4ab779cb 263
6f2f01b9
SW
264#define CONFIG_SPL_NAND_BASE
265#define CONFIG_SPL_NAND_DRIVERS
266#define CONFIG_SPL_NAND_ECC
4ab779cb
IY
267
268#define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/
e0820ccc 269#define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */
4ab779cb
IY
270#define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
271
272/* move malloc and bss high to prevent clashing with the main image */
273#define CONFIG_SYS_SPL_MALLOC_START 0x8f000000
274#define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
275#define CONFIG_SPL_BSS_START_ADDR 0x8f080000 /* end of RAM */
276#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
277
e2ccdf89 278#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
205b4f33 279#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
4ab779cb
IY
280
281/* NAND boot config */
282#define CONFIG_SYS_NAND_PAGE_COUNT 64
283#define CONFIG_SYS_NAND_PAGE_SIZE 2048
284#define CONFIG_SYS_NAND_OOBSIZE 64
285#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
286#define CONFIG_SYS_NAND_5_ADDR_CYCLE
287#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
288#define CONFIG_SYS_NAND_ECCPOS {40, 41, 42, 43, 44, 45, 46, 47,\
289 48, 49, 50, 51, 52, 53, 54, 55,\
290 56, 57, 58, 59, 60, 61, 62, 63}
291#define CONFIG_SYS_NAND_ECCSIZE 256
292#define CONFIG_SYS_NAND_ECCBYTES 3
3f719069 293#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_SW
92671102 294#define CONFIG_SPL_NAND_SOFTECC
4ab779cb 295
4ab779cb
IY
296#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
297
298#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
299
300/*
301 * ethernet support
302 *
303 */
304#if defined(CONFIG_CMD_NET)
305#define CONFIG_DRIVER_TI_EMAC
306#define CONFIG_DRIVER_TI_EMAC_USE_RMII
307#define CONFIG_MII
4ab779cb
IY
308#define CONFIG_BOOTP_DNS
309#define CONFIG_BOOTP_DNS2
310#define CONFIG_BOOTP_SEND_HOSTNAME
311#define CONFIG_NET_RETRY_COUNT 10
312#endif
313
8f1fae26
SB
314#define CONFIG_SPLASH_SCREEN
315#define CONFIG_VIDEO_BMP_RLE8
8f1fae26 316#define CONFIG_VIDEO_OMAP3
8f1fae26 317
4ab779cb 318#endif /* __CONFIG_H */