]> git.ipfire.org Git - thirdparty/u-boot.git/blame - include/configs/mpc7448hpc2.h
Add GPL-2.0+ SPDX-License-Identifier to source files
[thirdparty/u-boot.git] / include / configs / mpc7448hpc2.h
CommitLineData
c6411c0c 1/*
2 * Copyright (c) 2005 Freescale Semiconductor, Inc.
3 *
4 * (C) Copyright 2006
5 * Alex Bounine , Tundra Semiconductor Corp.
4efe20c9 6 * Roy Zang , <tie-fei.zang@freescale.com> Freescale Corp.
c6411c0c 7 *
1a459660 8 * SPDX-License-Identifier: GPL-2.0+
c6411c0c 9 */
10
ee311214 11/*
c6411c0c 12 * board specific configuration options for Freescale
13 * MPC7448HPC2 (High-Performance Computing II) (Taiga) board
14 *
ee311214 15 */
c6411c0c 16
17#ifndef __CONFIG_H
18#define __CONFIG_H
19
c6411c0c 20/* Board Configuration Definitions */
21/* MPC7448HPC2 (High-Performance Computing II) (Taiga) board */
22
23#define CONFIG_MPC7448HPC2
24
25#define CONFIG_74xx
31d82672 26#define CONFIG_HIGH_BATS /* High BATs supported */
c6411c0c 27#define CONFIG_ALTIVEC /* undef to disable */
28
2ae18241
WD
29#define CONFIG_SYS_TEXT_BASE 0xFF000000
30
6d0f6bcf 31#define CONFIG_SYS_BOARD_NAME "MPC7448 HPC II"
ee311214 32#define CONFIG_IDENT_STRING " Freescale MPC7448 HPC II"
c6411c0c 33
6d0f6bcf 34#define CONFIG_SYS_OCN_CLK 133000000 /* 133 MHz */
ee80fa7b 35#define CONFIG_SYS_BUS_CLK 133000000
c6411c0c 36
6d0f6bcf 37#define CONFIG_SYS_CLK_SPREAD /* Enable Spread-Spectrum Clock generation */
c6411c0c 38
39#undef CONFIG_ECC /* disable ECC support */
40
0aa27657
MV
41#ifndef __ASSEMBLY__
42#include <galileo/core.h>
43#endif
44
c6411c0c 45/* Board-specific Initialization Functions to be called */
6d0f6bcf 46#define CONFIG_SYS_BOARD_ASM_INIT
c6411c0c 47#define CONFIG_BOARD_EARLY_INIT_F
48#define CONFIG_BOARD_EARLY_INIT_R
49#define CONFIG_MISC_INIT_R
50
fec6d9ee 51#define CONFIG_HAS_ETH0
c6411c0c 52#define CONFIG_HAS_ETH1
c6411c0c 53
54#define CONFIG_ENV_OVERWRITE
55
56/*
57 * High Level Configuration Options
58 * (easy to change)
59 */
60
ee311214 61#define CONFIG_BAUDRATE 115200 /* console baudrate = 115000 */
c6411c0c 62
6d0f6bcf
JCPV
63/*#define CONFIG_SYS_HUSH_PARSER */
64#undef CONFIG_SYS_HUSH_PARSER
c6411c0c 65
c6411c0c 66
67/* Pass open firmware flat tree */
589c0427 68#define CONFIG_OF_LIBFDT 1
c6411c0c 69#define CONFIG_OF_BOARD_SETUP 1
70
c6411c0c 71#define OF_TSI "tsi108@c0000000"
72#define OF_TBCLK (bd->bi_busfreq / 8)
73#define OF_STDOUT_PATH "/tsi108@c0000000/serial@7808"
74
75/*
76 * The following defines let you select what serial you want to use
77 * for your console driver.
78 *
79 * what to do:
ee311214 80 * If you have hacked a serial cable onto the second DUART channel,
6d0f6bcf 81 * change the CONFIG_SYS_DUART port from 1 to 0 below.
c6411c0c 82 *
83 */
84
ee311214 85#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
86#define CONFIG_SYS_NS16550
87#define CONFIG_SYS_NS16550_SERIAL
88#define CONFIG_SYS_NS16550_REG_SIZE 1
89#define CONFIG_SYS_NS16550_CLK CONFIG_SYS_OCN_CLK * 8
c6411c0c 90
6d0f6bcf
JCPV
91#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_TSI108_CSR_RST_BASE+0x7808)
92#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_TSI108_CSR_RST_BASE+0x7C08)
c6411c0c 93
ee311214 94#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
c6411c0c 95#define CONFIG_ZERO_BOOTDELAY_CHECK
96
97#undef CONFIG_BOOTARGS
32bf3d14 98/* #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo" */
c6411c0c 99
100#if (CONFIG_BOOTDELAY >= 0)
ee311214 101#define CONFIG_BOOTCOMMAND "tftpboot 0x400000 zImage.initrd.elf;\
c6411c0c 102 setenv bootargs $(bootargs) $(bootargs_root) nfsroot=$(serverip):$(rootpath) \
103 ip=$(ipaddr):$(serverip)$(bootargs_end); bootm 0x400000; "
104
105#define CONFIG_BOOTARGS "console=ttyS0,115200"
106#endif
107
108#undef CONFIG_EXTRA_ENV_SETTINGS
109
ee311214 110#define CONFIG_SERIAL "No. 1"
c6411c0c 111
112/* Networking Configuration */
113
c6411c0c 114#define CONFIG_TSI108_ETH
ee311214 115#define CONFIG_TSI108_ETH_NUM_PORTS 2
c6411c0c 116
c6411c0c 117
b3f44c21 118#define CONFIG_BOOTFILE "zImage.initrd.elf"
ee311214 119#define CONFIG_LOADADDR 0x400000
c6411c0c 120
c6411c0c 121/*-------------------------------------------------------------------------- */
122
ee311214 123#define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
6d0f6bcf 124#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate changes */
c6411c0c 125
126#undef CONFIG_WATCHDOG /* watchdog disabled */
127
d3b8c1a7
JL
128/*
129 * BOOTP options
130 */
131#define CONFIG_BOOTP_SUBNETMASK
132#define CONFIG_BOOTP_GATEWAY
133#define CONFIG_BOOTP_HOSTNAME
134#define CONFIG_BOOTP_BOOTPATH
135#define CONFIG_BOOTP_BOOTFILESIZE
c6411c0c 136
5dc11a51
JL
137
138/*
139 * Command line configuration.
140 */
141#include <config_cmd_default.h>
142
143#define CONFIG_CMD_ASKENV
144#define CONFIG_CMD_CACHE
145#define CONFIG_CMD_PCI
146#define CONFIG_CMD_I2C
147#define CONFIG_CMD_SDRAM
148#define CONFIG_CMD_EEPROM
149#define CONFIG_CMD_FLASH
bdab39d3 150#define CONFIG_CMD_SAVEENV
5dc11a51
JL
151#define CONFIG_CMD_BSP
152#define CONFIG_CMD_DHCP
153#define CONFIG_CMD_PING
154#define CONFIG_CMD_DATE
155
c6411c0c 156
157/*set date in u-boot*/
158#define CONFIG_RTC_M48T35A
6d0f6bcf
JCPV
159#define CONFIG_SYS_NVRAM_BASE_ADDR 0xfc000000
160#define CONFIG_SYS_NVRAM_SIZE 0x8000
c6411c0c 161/*
162 * Miscellaneous configurable options
163 */
ee311214 164#define CONFIG_VERSION_VARIABLE 1
c6411c0c 165#define CONFIG_TSI108_I2C
8d907e79 166#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed */
c6411c0c 167
6d0f6bcf
JCPV
168#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C EEPROM page 1 */
169#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
c6411c0c 170
6d0f6bcf
JCPV
171#define CONFIG_SYS_LONGHELP /* undef to save memory */
172#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
c6411c0c 173
5dc11a51 174#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 175#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
ee311214 176#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
c6411c0c 177#else
6d0f6bcf 178#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
c6411c0c 179#endif
180
6d0f6bcf
JCPV
181#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)/* Print Buffer Size */
182#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
183#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
c6411c0c 184
6d0f6bcf
JCPV
185#define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */
186#define CONFIG_SYS_MEMTEST_END 0x07c00000 /* 4 ... 124 MB in DRAM */
c6411c0c 187
6d0f6bcf 188#define CONFIG_SYS_LOAD_ADDR 0x00400000 /* default load address */
c6411c0c 189
6d0f6bcf 190#define CONFIG_SYS_HZ 1000 /* decr freq: 1ms ticks */
c6411c0c 191
192/*
193 * Low Level Configuration Settings
194 * (address mappings, register initial values, etc.)
195 * You should know what you are doing if you make changes here.
196 */
197
198/*-----------------------------------------------------------------------
199 * Definitions for initial stack pointer and data area
200 */
201
202/*
6d0f6bcf 203 * When locking data in cache you should point the CONFIG_SYS_INIT_RAM_ADDRESS
c6411c0c 204 * To an unused memory region. The stack will remain in cache until RAM
205 * is initialized
ee311214 206 */
6d0f6bcf
JCPV
207#undef CONFIG_SYS_INIT_RAM_LOCK
208#define CONFIG_SYS_INIT_RAM_ADDR 0x07d00000 /* unused memory region */
553f0982 209#define CONFIG_SYS_INIT_RAM_SIZE 0x4000/* larger space - we have SDRAM initialized */
c6411c0c 210
25ddd1fb 211#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
c6411c0c 212
213/*-----------------------------------------------------------------------
214 * Start addresses for the final memory configuration
215 * (Set up by the startup code)
6d0f6bcf 216 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
c6411c0c 217 */
218
6d0f6bcf
JCPV
219#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* first 256 MB of SDRAM */
220#define CONFIG_SYS_SDRAM1_BASE 0x10000000 /* next 256MB of SDRAM */
c6411c0c 221
6d0f6bcf
JCPV
222#define CONFIG_SYS_SDRAM2_BASE 0x40000000 /* beginning of non-cacheable alias for SDRAM - first 256MB */
223#define CONFIG_SYS_SDRAM3_BASE 0x50000000 /* next Non-Cacheable 256MB of SDRAM */
c6411c0c 224
6d0f6bcf 225#define CONFIG_SYS_PCI_PFM_BASE 0x80000000 /* Prefetchable (cacheable) PCI/X PFM and SDRAM OCN (128MB+128MB) */
c6411c0c 226
6d0f6bcf 227#define CONFIG_SYS_PCI_MEM32_BASE 0xE0000000 /* Non-Cacheable PCI/X MEM and SDRAM OCN (128MB+128MB) */
c6411c0c 228
6d0f6bcf 229#define CONFIG_SYS_MISC_REGION_BASE 0xf0000000 /* Base Address for (PCI/X + Flash) region */
c6411c0c 230
6d0f6bcf
JCPV
231#define CONFIG_SYS_FLASH_BASE 0xff000000 /* Base Address of Flash device */
232#define CONFIG_SYS_FLASH_BASE2 0xfe000000 /* Alternate Flash Base Address */
c6411c0c 233
234#define CONFIG_VERY_BIG_RAM /* we will use up to 256M memory for cause we are short of BATS */
235
ee311214 236#define PCI0_IO_BASE_BOOTM 0xfd000000
c6411c0c 237
6d0f6bcf
JCPV
238#define CONFIG_SYS_RESET_ADDRESS 0x3fffff00
239#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
14d0a02a 240#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* u-boot code base */
6d0f6bcf 241#define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc */
c6411c0c 242
243/* Peripheral Device section */
244
ee311214 245/*
c6411c0c 246 * Resources on the Tsi108
ee311214 247 */
c6411c0c 248
6d0f6bcf
JCPV
249#define CONFIG_SYS_TSI108_CSR_RST_BASE 0xC0000000 /* Tsi108 CSR base after reset */
250#define CONFIG_SYS_TSI108_CSR_BASE CONFIG_SYS_TSI108_CSR_RST_BASE /* Runtime Tsi108 CSR base */
c6411c0c 251
252#define ENABLE_PCI_CSR_BAR /* enables access to Tsi108 CSRs from the PCI/X bus */
253
254#undef DISABLE_PBM
255
ee311214 256/*
c6411c0c 257 * PCI stuff
ee311214 258 *
c6411c0c 259 */
260
261#define CONFIG_PCI /* include pci support */
262#define CONFIG_TSI108_PCI /* include tsi108 pci support */
263
ee311214 264#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
265#define PCI_HOST_FORCE 1 /* configure as pci host */
266#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
c6411c0c 267
268#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
269#define CONFIG_PCI_PNP /* do pci plug-and-play */
270
271/* PCI MEMORY MAP section */
272
273/* PCI view of System Memory */
6d0f6bcf
JCPV
274#define CONFIG_SYS_PCI_MEMORY_BUS 0x00000000
275#define CONFIG_SYS_PCI_MEMORY_PHYS 0x00000000
276#define CONFIG_SYS_PCI_MEMORY_SIZE 0x80000000
c6411c0c 277
278/* PCI Memory Space */
6d0f6bcf
JCPV
279#define CONFIG_SYS_PCI_MEM_BUS (CONFIG_SYS_PCI_MEM_PHYS)
280#define CONFIG_SYS_PCI_MEM_PHYS (CONFIG_SYS_PCI_MEM32_BASE) /* 0xE0000000 */
281#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256 MB space for PCI/X Mem + SDRAM OCN */
c6411c0c 282
283/* PCI I/O Space */
6d0f6bcf
JCPV
284#define CONFIG_SYS_PCI_IO_BUS 0x00000000
285#define CONFIG_SYS_PCI_IO_PHYS 0xfa000000 /* Changed from fd000000 */
c6411c0c 286
6d0f6bcf 287#define CONFIG_SYS_PCI_IO_SIZE 0x01000000 /* 16MB */
c6411c0c 288
c6411c0c 289/* PCI Config Space mapping */
6d0f6bcf
JCPV
290#define CONFIG_SYS_PCI_CFG_BASE 0xfb000000 /* Changed from FE000000 */
291#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000 /* 16MB */
c6411c0c 292
6d0f6bcf
JCPV
293#define CONFIG_SYS_IBAT0U 0xFE0003FF
294#define CONFIG_SYS_IBAT0L 0xFE000002
c6411c0c 295
6d0f6bcf
JCPV
296#define CONFIG_SYS_IBAT1U 0x00007FFF
297#define CONFIG_SYS_IBAT1L 0x00000012
c6411c0c 298
6d0f6bcf
JCPV
299#define CONFIG_SYS_IBAT2U 0x80007FFF
300#define CONFIG_SYS_IBAT2L 0x80000022
c6411c0c 301
6d0f6bcf
JCPV
302#define CONFIG_SYS_IBAT3U 0x00000000
303#define CONFIG_SYS_IBAT3L 0x00000000
c6411c0c 304
6d0f6bcf
JCPV
305#define CONFIG_SYS_IBAT4U 0x00000000
306#define CONFIG_SYS_IBAT4L 0x00000000
c6411c0c 307
6d0f6bcf
JCPV
308#define CONFIG_SYS_IBAT5U 0x00000000
309#define CONFIG_SYS_IBAT5L 0x00000000
c6411c0c 310
6d0f6bcf
JCPV
311#define CONFIG_SYS_IBAT6U 0x00000000
312#define CONFIG_SYS_IBAT6L 0x00000000
c6411c0c 313
6d0f6bcf
JCPV
314#define CONFIG_SYS_IBAT7U 0x00000000
315#define CONFIG_SYS_IBAT7L 0x00000000
c6411c0c 316
6d0f6bcf
JCPV
317#define CONFIG_SYS_DBAT0U 0xE0003FFF
318#define CONFIG_SYS_DBAT0L 0xE000002A
c6411c0c 319
6d0f6bcf
JCPV
320#define CONFIG_SYS_DBAT1U 0x00007FFF
321#define CONFIG_SYS_DBAT1L 0x00000012
c6411c0c 322
6d0f6bcf
JCPV
323#define CONFIG_SYS_DBAT2U 0x00000000
324#define CONFIG_SYS_DBAT2L 0x00000000
c6411c0c 325
6d0f6bcf
JCPV
326#define CONFIG_SYS_DBAT3U 0xC0000003
327#define CONFIG_SYS_DBAT3L 0xC000002A
c6411c0c 328
6d0f6bcf
JCPV
329#define CONFIG_SYS_DBAT4U 0x00000000
330#define CONFIG_SYS_DBAT4L 0x00000000
c6411c0c 331
6d0f6bcf
JCPV
332#define CONFIG_SYS_DBAT5U 0x00000000
333#define CONFIG_SYS_DBAT5L 0x00000000
c6411c0c 334
6d0f6bcf
JCPV
335#define CONFIG_SYS_DBAT6U 0x00000000
336#define CONFIG_SYS_DBAT6L 0x00000000
c6411c0c 337
6d0f6bcf
JCPV
338#define CONFIG_SYS_DBAT7U 0x00000000
339#define CONFIG_SYS_DBAT7L 0x00000000
c6411c0c 340
341/* I2C addresses for the two DIMM SPD chips */
ee311214 342#define DIMM0_I2C_ADDR 0x51
343#define DIMM1_I2C_ADDR 0x52
c6411c0c 344
345/*
346 * For booting Linux, the board info and command line data
347 * have to be in the first 8 MB of memory, since this is
348 * the maximum mapped by the Linux kernel during initialization.
349 */
6d0f6bcf 350#define CONFIG_SYS_BOOTMAPSZ (8<<20) /* Initial Memory map for Linux */
c6411c0c 351
352/*-----------------------------------------------------------------------
353 * FLASH organization
354 */
6d0f6bcf 355#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Flash can be at one of two addresses */
ee311214 356#define FLASH_BANK_SIZE 0x01000000 /* 16 MB Total */
6d0f6bcf 357#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, /* CONFIG_SYS_FLASH_BASE2 */ }
c6411c0c 358
00b1883a 359#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
360#define CONFIG_SYS_FLASH_CFI
361#define CONFIG_SYS_WRITE_SWAPPED_DATA
c6411c0c 362
ee311214 363#define PHYS_FLASH_SIZE 0x01000000
6d0f6bcf 364#define CONFIG_SYS_MAX_FLASH_SECT (128)
c6411c0c 365
9314cee6 366#define CONFIG_ENV_IS_IN_NVRAM
0e8d1586 367#define CONFIG_ENV_ADDR 0xFC000000
c6411c0c 368
0e8d1586
JCPV
369#define CONFIG_ENV_OFFSET 0x00000000 /* Offset of Environment Sector */
370#define CONFIG_ENV_SIZE 0x00000400 /* Total Size of Environment Space */
c6411c0c 371
372/*-----------------------------------------------------------------------
373 * Cache Configuration
374 */
6d0f6bcf 375#define CONFIG_SYS_CACHELINE_SIZE 32 /* For all MPC74xx CPUs */
5dc11a51 376#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 377#define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
c6411c0c 378#endif
379
380/*-----------------------------------------------------------------------
381 * L2CR setup -- make sure this is right for your board!
382 * look in include/mpc74xx.h for the defines used here
383 */
6d0f6bcf 384#undef CONFIG_SYS_L2
c6411c0c 385
ee311214 386#define L2_INIT 0
387#define L2_ENABLE (L2_INIT | L2CR_L2E)
6d0f6bcf 388#define CONFIG_SYS_SERIAL_HANG_IN_EXCEPTION
ee311214 389#endif /* __CONFIG_H */