]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ms7720se.h
MIPS: add BMIPS Netgear CG3100D board
[people/ms/u-boot.git] / include / configs / ms7720se.h
CommitLineData
b2b5e2bb
YS
1/*
2 * Configuation settings for the Hitachi Solution Engine 7720
3 *
4 * Copyright (C) 2007 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
b2b5e2bb
YS
7 */
8
9#ifndef __MS7720SE_H
10#define __MS7720SE_H
11
b2b5e2bb
YS
12#define CONFIG_CPU_SH7720 1
13#define CONFIG_MS7720SE 1
14
b2b5e2bb 15#define CONFIG_CMD_SDRAM
b2b5e2bb 16#define CONFIG_CMD_PCMCIA
b2b5e2bb 17
b2b5e2bb 18#define CONFIG_BOOTARGS "console=ttySC0,115200"
b3f44c21 19#define CONFIG_BOOTFILE "/boot/zImage"
b2b5e2bb
YS
20#define CONFIG_LOADADDR 0x8E000000
21
18a40e84 22#define CONFIG_DISPLAY_BOARDINFO
b2b5e2bb
YS
23#undef CONFIG_SHOW_BOOT_PROGRESS
24
25/* MEMORY */
26#define MS7720SE_SDRAM_BASE 0x8C000000
27#define MS7720SE_FLASH_BASE_1 0xA0000000
28#define MS7720SE_FLASH_BANK_SIZE (8 * 1024 * 1024)
29
46198754 30#define CONFIG_SYS_TEXT_BASE 0x8FFC0000
6d0f6bcf 31#define CONFIG_SYS_LONGHELP /* undef to save memory */
6d0f6bcf
JCPV
32#define CONFIG_SYS_CBSIZE 256 /* Buffer size for input from the Console */
33#define CONFIG_SYS_PBSIZE 256 /* Buffer size for Console output */
34#define CONFIG_SYS_MAXARGS 16 /* max args accepted for monitor commands */
b2b5e2bb 35/* Buffer size for Boot Arguments passed to kernel */
6d0f6bcf 36#define CONFIG_SYS_BARGSIZE 512
b2b5e2bb 37/* List of legal baudrate settings for this board */
6d0f6bcf 38#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
b2b5e2bb
YS
39
40/* SCIF */
6c58a030 41#define CONFIG_SCIF_CONSOLE 1
b2b5e2bb
YS
42#define CONFIG_CONS_SCIF0 1
43
6d0f6bcf
JCPV
44#define CONFIG_SYS_MEMTEST_START MS7720SE_SDRAM_BASE
45#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
b2b5e2bb 46
6d0f6bcf
JCPV
47#define CONFIG_SYS_SDRAM_BASE MS7720SE_SDRAM_BASE
48#define CONFIG_SYS_SDRAM_SIZE (64 * 1024 * 1024)
b2b5e2bb 49
6d0f6bcf
JCPV
50#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024)
51#define CONFIG_SYS_MONITOR_BASE MS7720SE_FLASH_BASE_1
52#define CONFIG_SYS_MONITOR_LEN (128 * 1024)
53#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
6d0f6bcf 54#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
b2b5e2bb 55
b2b5e2bb 56/* FLASH */
6d0f6bcf 57#define CONFIG_SYS_FLASH_CFI
00b1883a 58#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
59#undef CONFIG_SYS_FLASH_QUIET_TEST
60#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
b2b5e2bb 61
6d0f6bcf 62#define CONFIG_SYS_FLASH_BASE MS7720SE_FLASH_BASE_1
b2b5e2bb 63
6d0f6bcf
JCPV
64#define CONFIG_SYS_MAX_FLASH_SECT 150
65#define CONFIG_SYS_MAX_FLASH_BANKS 1
66#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
b2b5e2bb 67
5a1aceb0 68#define CONFIG_ENV_IS_IN_FLASH
0e8d1586
JCPV
69#define CONFIG_ENV_SECT_SIZE (64 * 1024)
70#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
6d0f6bcf
JCPV
71#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
72#define CONFIG_SYS_FLASH_ERASE_TOUT 120000
73#define CONFIG_SYS_FLASH_WRITE_TOUT 500
b2b5e2bb
YS
74
75/* Board Clock */
76#define CONFIG_SYS_CLK_FREQ 33333333
684a501e
NI
77#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
78#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
be45c632 79#define CONFIG_SYS_TMU_CLK_DIV 4 /* 4 (default), 16, 64, 256 or 1024 */
b2b5e2bb
YS
80
81/* PCMCIA */
82#define CONFIG_IDE_PCMCIA 1
83#define CONFIG_MARUBUN_PCCARD 1
84#define CONFIG_PCMCIA_SLOT_A 1
6d0f6bcf
JCPV
85#define CONFIG_SYS_IDE_MAXDEVICE 1
86#define CONFIG_SYS_MARUBUN_MRSHPC 0xb83fffe0
87#define CONFIG_SYS_MARUBUN_MW1 0xb8400000
88#define CONFIG_SYS_MARUBUN_MW2 0xb8500000
89#define CONFIG_SYS_MARUBUN_IO 0xb8600000
90
91#define CONFIG_SYS_PIO_MODE 1
92#define CONFIG_SYS_IDE_MAXBUS 1
6d0f6bcf
JCPV
93#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_MARUBUN_IO /* base address */
94#define CONFIG_SYS_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
95#define CONFIG_SYS_ATA_DATA_OFFSET 0 /* data reg offset */
96#define CONFIG_SYS_ATA_REG_OFFSET 0 /* reg offset */
97#define CONFIG_SYS_ATA_ALT_OFFSET 0x200 /* alternate register offset */
f2a37fcd 98#define CONFIG_IDE_SWAP_IO
b2b5e2bb
YS
99
100#endif /* __MS7720SE_H */