]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/mx6qsabreauto.h
console: Fix pre-console flushing via cfb_console being very slow
[people/ms/u-boot.git] / include / configs / mx6qsabreauto.h
CommitLineData
7dd6545d
FE
1/*
2 * Copyright (C) 2012 Freescale Semiconductor, Inc.
3 *
903e779c 4 * Configuration settings for the Freescale i.MX6Q SabreAuto board.
7dd6545d 5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
7dd6545d
FE
7 */
8
9#ifndef __MX6QSABREAUTO_CONFIG_H
10#define __MX6QSABREAUTO_CONFIG_H
7dd6545d
FE
11
12#define CONFIG_MACH_TYPE 3529
13#define CONFIG_MXC_UART_BASE UART4_BASE
51535d9f 14#define CONFIG_CONSOLE_DEV "ttymxc3"
186feb0b 15#if defined CONFIG_MX6Q
bf0c2245 16#define CONFIG_DEFAULT_FDT_FILE "imx6q-sabreauto.dtb"
186feb0b
FE
17#elif defined CONFIG_MX6DL
18#define CONFIG_DEFAULT_FDT_FILE "imx6dl-sabreauto.dtb"
19#endif
903e779c 20#define CONFIG_MMCROOT "/dev/mmcblk0p2"
7dd6545d
FE
21#define PHYS_SDRAM_SIZE (2u * 1024 * 1024 * 1024)
22
73448b1f
KW
23/* USB Configs */
24#define CONFIG_CMD_USB
25#define CONFIG_USB_EHCI
26#define CONFIG_USB_EHCI_MX6
27#define CONFIG_USB_STORAGE
28#define CONFIG_USB_HOST_ETHER
29#define CONFIG_USB_ETHER_ASIX
d1a52860
TK
30#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
31#define CONFIG_EHCI_HCD_INIT_AFTER_RESET /* For OTG port */
73448b1f
KW
32#define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
33#define CONFIG_MXC_USB_FLAGS 0
34
8fe280f3
YL
35#define CONFIG_PCA953X
36#define CONFIG_SYS_I2C_PCA953X_WIDTH { {0x30, 8}, {0x32, 8}, {0x34, 8} }
37
c1747970 38#include "mx6sabre_common.h"
51535d9f 39
cdbdde3f
FE
40#undef CONFIG_SYS_NO_FLASH
41#define CONFIG_SYS_FLASH_BASE WEIM_ARB_BASE_ADDR
42#define CONFIG_SYS_FLASH_SECT_SIZE (128 * 1024)
43#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
44#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
45#define CONFIG_SYS_FLASH_CFI /* Flash memory is CFI compliant */
46#define CONFIG_FLASH_CFI_DRIVER /* Use drivers/cfi_flash.c */
47#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* Use buffered writes*/
48#define CONFIG_SYS_FLASH_EMPTY_INFO
49
de7d02ae
SG
50#define CONFIG_SYS_FSL_USDHC_NUM 2
51#if defined(CONFIG_ENV_IS_IN_MMC)
52#define CONFIG_SYS_MMC_ENV_DEV 0
53#endif
54
19578165
RF
55/* I2C Configs */
56#define CONFIG_CMD_I2C
b089d039 57#define CONFIG_SYS_I2C
58#define CONFIG_SYS_I2C_MXC
f8cb101e 59#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
19578165
RF
60#define CONFIG_SYS_I2C_SPEED 100000
61
83bb3215
YL
62/* NAND flash command */
63#define CONFIG_CMD_NAND
64#define CONFIG_CMD_NAND_TRIMFFS
65
66/* NAND stuff */
67#define CONFIG_NAND_MXS
68#define CONFIG_SYS_MAX_NAND_DEVICE 1
69#define CONFIG_SYS_NAND_BASE 0x40000000
70#define CONFIG_SYS_NAND_5_ADDR_CYCLE
71#define CONFIG_SYS_NAND_ONFI_DETECTION
72
73/* DMA stuff, needed for GPMI/MXS NAND support */
74#define CONFIG_APBH_DMA
75#define CONFIG_APBH_DMA_BURST
76#define CONFIG_APBH_DMA_BURST8
77
593243d3
YL
78/* PMIC */
79#define CONFIG_POWER
80#define CONFIG_POWER_I2C
81#define CONFIG_POWER_PFUZE100
82#define CONFIG_POWER_PFUZE100_I2C_ADDR 0x08
83
7dd6545d 84#endif /* __MX6QSABREAUTO_CONFIG_H */