]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/o2dnt-common.h
rockchip: add usb mass storage feature support for rk3036
[people/ms/u-boot.git] / include / configs / o2dnt-common.h
CommitLineData
4387cf1a
AG
1/*
2 * Common configuration options for ifm camera boards
3 *
4 * (C) Copyright 2005
5 * Sebastien Cazaux, ifm electronic gmbh
6 *
7 * (C) Copyright 2012
8 * DENX Software Engineering, Anatolij Gustschin <agust@denx.de>
9 *
3765b3e7 10 * SPDX-License-Identifier: GPL-2.0+
4387cf1a
AG
11 */
12
13#ifndef __O2D_CONFIG_H
14#define __O2D_CONFIG_H
15
16/*
17 * High Level Configuration Options
18 */
4387cf1a 19#define CONFIG_MPC5200
8086988f 20#define CONFIG_DISPLAY_BOARDINFO
4387cf1a
AG
21
22#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* running at 33.000000MHz */
23
24#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
25#if defined(CONFIG_CMD_KGDB)
26/* log base 2 of the above value */
27#define CONFIG_SYS_CACHELINE_SHIFT 5
28#endif
29
30/*
31#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
32 CONFIG_SYS_POST_I2C)
33*/
34
35#ifdef CONFIG_POST
36/* preserve space for the post_word at end of on-chip SRAM */
37#define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
38#endif
39
40/*
41 * Serial console configuration
42 */
43#define CONFIG_PSC_CONSOLE 5 /* console is on PSC5 */
44#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
45#define CONFIG_SYS_BAUDRATE_TABLE \
46 { 9600, 19200, 38400, 57600, 115200, 230400 }
47
48/*
49 * PCI Mapping:
50 * 0x40000000 - 0x4fffffff - PCI Memory
51 * 0x50000000 - 0x50ffffff - PCI IO Space
52 */
53#undef CONFIG_PCI
54#define CONFIG_PCI_PNP 1
55
56#define CONFIG_PCI_MEM_BUS 0x40000000
57#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
58#define CONFIG_PCI_MEM_SIZE 0x10000000
59
60#define CONFIG_PCI_IO_BUS 0x50000000
61#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
62#define CONFIG_PCI_IO_SIZE 0x01000000
63
64#define CONFIG_SYS_XLB_PIPELINING 1
65
66/* Partitions */
67#define CONFIG_MAC_PARTITION
68#define CONFIG_DOS_PARTITION
69#define CONFIG_ISO_PARTITION
70
71#define CONFIG_TIMESTAMP /* Print image info with timestamp */
72
73#define CONFIG_SYS_ALT_MEMTEST /* Much more complex memory test */
74
75/*
76 * Supported commands
77 */
4387cf1a 78#define CONFIG_CMD_EEPROM
4387cf1a
AG
79#ifdef CONFIG_PCI
80#define CONFIG_CMD_PCI
81#endif
82#ifdef CONFIG_POST
83#define CONFIG_CMD_DIAG
84#endif
85
86#if (CONFIG_SYS_TEXT_BASE == 0xFC000000) || (CONFIG_SYS_TEXT_BASE == 0xFF000000)
87/* Boot low with 16 or 32 MB Flash */
88#define CONFIG_SYS_LOWBOOT 1
89#elif (CONFIG_SYS_TEXT_BASE != 0x00100000)
90#error "CONFIG_SYS_TEXT_BASE value is invalid"
91#endif
92
4387cf1a
AG
93
94#define CONFIG_PREBOOT "run master"
95
96#undef CONFIG_BOOTARGS
97
4387cf1a
AG
98#if !defined(CONFIG_CONSOLE_DEV)
99#define CONFIG_CONSOLE_DEV "ttyPSC1"
100#endif
101
102/*
103 * Default environment for booting old and new kernel versions
104 */
105#define CONFIG_IFM_DEFAULT_ENV_OLD \
106 "flash_self_old=run ramargs addip addmem;" \
107 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
108 "flash_nfs_old=run nfsargs addip addmem;" \
109 "bootm ${kernel_addr}\0" \
110 "net_nfs_old=tftp ${kernel_addr_r} ${bootfile};" \
111 "run nfsargs addip addmem;" \
112 "bootm ${kernel_addr_r}\0"
113
114#define CONFIG_IFM_DEFAULT_ENV_NEW \
115 "fdt_addr_r=900000\0" \
116 "fdt_file="CONFIG_BOARD_NAME"/"CONFIG_BOARD_NAME".dtb\0" \
117 "flash_self=run ramargs addip addtty addmisc;" \
118 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
119 "flash_nfs=run nfsargs addip addtty addmisc;" \
120 "bootm ${kernel_addr} - ${fdt_addr}\0" \
121 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
122 "tftp ${fdt_addr_r} ${fdt_file}; " \
123 "run nfsargs addip addtty addmisc;" \
124 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
125
126#define CONFIG_IFM_DEFAULT_ENV_SETTINGS \
127 "IOpin=0x64\0" \
128 "addip=setenv bootargs ${bootargs} " \
129 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
130 ":${hostname}:${netdev}:off panic=1\0" \
131 "addmem=setenv bootargs ${bootargs} ${memlimit}\0" \
132 "addmisc=sete bootargs ${bootargs} ${miscargs}\0" \
133 "addtty=sete bootargs ${bootargs} console=" \
134 CONFIG_CONSOLE_DEV ",${baudrate}\0" \
135 "bootfile="CONFIG_BOARD_NAME"/uImage_"CONFIG_BOARD_NAME"_act\0" \
136 "kernel_addr_r=600000\0" \
137 "initrd_high=0x03e00000\0" \
138 "memlimit=mem="CONFIG_BOARD_MEM_LIMIT"M\0" \
4a8c3f69 139 "memtest=mtest 0x00100000 "__stringify(CONFIG_SYS_MEMTEST_END)" 0 1\0" \
4387cf1a
AG
140 "netdev=eth0\0" \
141 "nfsargs=setenv bootargs root=/dev/nfs rw " \
142 "nfsroot=${serverip}:${rootpath}\0" \
143 "ramargs=setenv bootargs root=/dev/ram rw\0" \
144 "linuxname="CONFIG_BOARD_NAME"/uImage_"CONFIG_BOARD_NAME"_act\0"\
145 "progLinux=tftp 200000 ${linuxname};erase ${linbot} ${lintop};" \
146 "cp.b ${fileaddr} ${linbot} ${filesize}\0" \
147 "ramname="CONFIG_BOARD_NAME"/uRamdisk_"CONFIG_BOARD_NAME"_act\0"\
148 "progRam=tftp 200000 ${ramname};erase ${rambot} ${ramtop};" \
149 "cp.b ${fileaddr} ${rambot} ${filesize}\0" \
150 "jffname="CONFIG_BOARD_NAME"/uJFFS2_"CONFIG_BOARD_NAME"_act\0" \
151 "progJff=tftp 200000 ${jffname};erase ${jffbot} ${jfftop};" \
152 "cp.b ${fileaddr} ${jffbot} ${filesize}\0" \
153 "rootpath=/opt/eldk/ppc_6xx\0" \
154 "uboname=" CONFIG_BOARD_NAME \
155 "/u-boot.bin_" CONFIG_BOARD_NAME "_act\0" \
156 "progubo=tftp 200000 ${uboname};" \
157 "protect off ${ubobot} ${ubotop};" \
158 "erase ${ubobot} ${ubotop};" \
159 "cp.b ${fileaddr} ${ubobot} ${filesize}\0" \
160 "unlock=yes\0" \
161 "post=echo !!! "CONFIG_BOARD_NAME" POWER ON SELF TEST !!!;" \
162 "setenv bootdelay 1;" \
4a8c3f69 163 "crc32 "__stringify(CONFIG_SYS_TEXT_BASE)" " \
4387cf1a
AG
164 BOARD_POST_CRC32_END";" \
165 "setenv bootcmd "CONFIG_BOARD_BOOTCMD";saveenv;reset\0"
166
167#define CONFIG_BOOTCOMMAND "run post"
168
169/*
170 * IPB Bus clocking configuration.
171 */
172#define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
173
174#if defined(CONFIG_SYS_IPBCLK_EQUALS_XLBCLK)
175/*
176 * PCI Bus clocking configuration
177 *
178 * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
179 * CONFIG_SYS_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
180 * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
181 */
182#define CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
183#endif
184
185/*
186 * I2C configuration
187 */
188#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
189#define CONFIG_SYS_I2C_MODULE 1 /* Select I2C module #1 or #2 */
190#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
191#define CONFIG_SYS_I2C_SLAVE 0x7F
192
193/*
194 * EEPROM configuration:
195 *
196 * O2DNT board is equiped with Ramtron FRAM device FM24CL16
197 * 16 Kib Ferroelectric Nonvolatile serial RAM memory
198 * organized as 2048 x 8 bits and addressable as eight I2C devices
199 * 0x50 ... 0x57 each 256 bytes in size
200 *
201 */
202#define CONFIG_SYS_I2C_FRAM
203#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
204#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
205#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
206/*
207 * There is no write delay with FRAM, write operations are performed at bus
208 * speed. Thus, no status polling or write delay is needed.
209 */
210
211/*
212 * Flash configuration
213 */
214#define CONFIG_SYS_FLASH_CFI 1
215#define CONFIG_FLASH_CFI_DRIVER 1
216#define CONFIG_FLASH_16BIT
217#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
218#define CONFIG_SYS_FLASH_CFI_AMD_RESET
219#define CONFIG_SYS_FLASH_EMPTY_INFO
220
221#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
222#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
223#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Erase Timeout (in ms) */
224#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Write Timeout (in ms) */
225/* Timeout for Flash Clear Lock Bits (in ms) */
226#define CONFIG_SYS_FLASH_UNLOCK_TOUT 10000
227/* "Real" (hardware) sectors protection */
228#define CONFIG_SYS_FLASH_PROTECTION
229
230/*
231 * Environment settings
232 */
233#define CONFIG_ENV_IS_IN_FLASH 1
234#define CONFIG_ENV_SIZE 0x20000
235#define CONFIG_ENV_SECT_SIZE 0x20000
236#define CONFIG_ENV_OVERWRITE 1
237#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000)
238
239/*
240 * Memory map
241 */
242#define CONFIG_SYS_MBAR 0xF0000000
243#define CONFIG_SYS_SDRAM_BASE 0x00000000
244#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
245
246/* Use SRAM until RAM will be available */
247#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
248#ifdef CONFIG_POST
249/* preserve space for the post_word at end of on-chip SRAM */
b39d1213 250#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
4387cf1a
AG
251#else
252/* End of used area in DPRAM */
b39d1213 253#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
4387cf1a
AG
254#endif
255
b39d1213 256#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
627b73e2 257 GENERATED_GBL_DATA_SIZE)
4387cf1a
AG
258#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
259
260#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
261#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* 192 kB for Monitor */
262#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* 128 kB for malloc() */
263#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial map for Linux */
264
265#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
266#define CONFIG_SYS_RAMBOOT 1
267#endif
268
269/*
270 * Ethernet configuration
271 */
272#define CONFIG_MPC5xxx_FEC
273#define CONFIG_MPC5xxx_FEC_MII100
274#define CONFIG_PHY_ADDR 0x00
275#define CONFIG_RESET_PHY_R
276
277/*
278 * GPIO configuration
279 */
280#define CONFIG_SYS_GPIO_DATADIR 0x00000064 /* PSC1_2, PSC2_1,2 output */
281#define CONFIG_SYS_GPIO_OPENDRAIN 0x00000000 /* No open drain */
282#define CONFIG_SYS_GPIO_DATAVALUE 0x00000000 /* PSC1_1 to 1, rest to 0 */
283#define CONFIG_SYS_GPIO_ENABLE 0x00000064 /* PSC1_2, PSC2_1,2 enable */
284
285/*
286 * Miscellaneous configurable options
287 */
288#define CONFIG_SYS_LONGHELP /* undef to save memory */
4387cf1a 289#define CONFIG_CMDLINE_EDITING
4387cf1a
AG
290
291#if defined(CONFIG_CMD_KGDB)
292#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
293#else
294#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
295#endif
296/* Print Buffer Size */
297#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
298 sizeof(CONFIG_SYS_PROMPT) + 16)
299/* max number of command args */
300#define CONFIG_SYS_MAXARGS 16
301/* Boot Argument Buffer Size */
302#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
303
304/* default load address */
305#define CONFIG_SYS_LOAD_ADDR 0x100000
306
307/* decrementer freq: 1 ms ticks */
4387cf1a
AG
308
309/*
310 * Various low-level settings
311 */
312#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
313#define CONFIG_SYS_HID0_FINAL HID0_ICE
314
315#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
316#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
317#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
318#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
319
320#define CONFIG_BOARD_EARLY_INIT_R
321
322#define CONFIG_SYS_CS_BURST 0x00000000
323#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
324
325/*
326 * DT support
327 */
4387cf1a
AG
328#define OF_CPU "PowerPC,5200@0"
329#define OF_SOC "soc5200@f0000000"
330#define OF_TBCLK (bd->bi_busfreq / 4)
331
332#endif /* __O2D_CONFIG_H */