]>
Commit | Line | Data |
---|---|---|
e63e5904 TR |
1 | /* |
2 | * (C) Copyright 2006-2009 | |
3 | * Texas Instruments Incorporated. | |
4 | * Richard Woodruff <r-woodruff2@ti.com> | |
5 | * Syed Mohammed Khasim <x0khasim@ti.com> | |
6 | * Nishanth Menon <nm@ti.com> | |
7 | * | |
8 | * Configuration settings for the 3430 TI SDP3430 board. | |
9 | * | |
10 | * See file CREDITS for list of people who contributed to this | |
11 | * project. | |
12 | * | |
13 | * This program is free software; you can redistribute it and/or | |
14 | * modify it under the terms of the GNU General Public License as | |
15 | * published by the Free Software Foundation; either version 2 of | |
16 | * the License, or (at your option) any later version. | |
17 | * | |
18 | * This program is distributed in the hope that it will be useful, | |
19 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
20 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
21 | * GNU General Public License for more details. | |
22 | * | |
23 | * You should have received a copy of the GNU General Public License | |
24 | * along with this program; if not, write to the Free Software | |
25 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, | |
26 | * MA 02111-1307 USA | |
27 | */ | |
28 | ||
29 | #ifndef __CONFIG_H | |
30 | #define __CONFIG_H | |
31 | ||
32 | /* TODO: REMOVE THE FOLLOWING | |
33 | * Retained the following till size.h is removed in u-boot | |
34 | */ | |
35 | #include <asm/sizes.h> | |
36 | /* | |
37 | * High Level Configuration Options | |
38 | */ | |
f56348af | 39 | #define CONFIG_ARMV7 1 /* This is an ARM V7 CPU core */ |
e63e5904 TR |
40 | #define CONFIG_OMAP 1 /* in a TI OMAP core */ |
41 | #define CONFIG_OMAP34XX 1 /* which is a 34XX */ | |
42 | #define CONFIG_OMAP3430 1 /* which is in a 3430 */ | |
43 | #define CONFIG_OMAP3_3430SDP 1 /* working with SDP Rev2 */ | |
44 | ||
cae377b5 VH |
45 | #define CONFIG_SDRC /* The chip has SDRC controller */ |
46 | ||
e63e5904 TR |
47 | #include <asm/arch/cpu.h> /* get chip and board defs */ |
48 | #include <asm/arch/omap3.h> | |
49 | ||
50 | /* | |
51 | * NOTE: these #defines presume standard SDP jumper settings. | |
52 | * In particular: | |
53 | * - 26 MHz clock (not 19.2 or 38.4 MHz) | |
54 | * - Boot from 128MB NOR, not NAND or OneNAND | |
55 | * | |
56 | * At this writing, OMAP3 U-Boot support doesn't permit concurrent | |
57 | * support for all the flash types the board supports. | |
58 | */ | |
59 | #define CONFIG_DISPLAY_CPUINFO 1 | |
60 | #define CONFIG_DISPLAY_BOARDINFO 1 | |
61 | ||
62 | /* Clock Defines */ | |
63 | #define V_OSCK 26000000 /* Clock output from T2 */ | |
64 | #define V_SCLK (V_OSCK >> 1) | |
65 | ||
66 | #undef CONFIG_USE_IRQ /* no support for IRQs */ | |
67 | #define CONFIG_MISC_INIT_R | |
68 | ||
69 | #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ | |
70 | #define CONFIG_SETUP_MEMORY_TAGS 1 | |
71 | #define CONFIG_INITRD_TAG 1 | |
72 | #define CONFIG_REVISION_TAG 1 | |
73 | ||
74 | /* | |
75 | * Size of malloc() pool | |
76 | * Total Size Environment - 256k | |
77 | * Malloc - add 256k | |
78 | */ | |
79 | #define CONFIG_ENV_SIZE (256 << 10) | |
80 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (256 << 10)) | |
e63e5904 TR |
81 | /* initial data */ |
82 | ||
83 | /*--------------------------------------------------------------------------*/ | |
84 | ||
85 | /* | |
86 | * Hardware drivers | |
87 | */ | |
88 | ||
89 | /* | |
90 | * TWL4030 | |
91 | */ | |
92 | #define CONFIG_TWL4030_POWER 1 | |
93 | ||
94 | /* | |
95 | * serial port - NS16550 compatible | |
96 | */ | |
97 | #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ | |
98 | ||
99 | #define CONFIG_SYS_NS16550 | |
100 | #define CONFIG_SYS_NS16550_SERIAL | |
101 | #define CONFIG_SYS_NS16550_REG_SIZE (-4) | |
102 | #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK | |
103 | ||
104 | /* Original SDP u-boot used UART1 and thus J8 (innermost); that can be | |
105 | * swapped with UART2 via jumpering. Downsides of using J8: it doesn't | |
106 | * support UART boot (that's only for UART3); it prevents sharing a Linux | |
107 | * kernel (LL_DEBUG_UART3) or filesystem (getty ttyS2) with most boards. | |
108 | * | |
109 | * UART boot uses UART3 on J9, and the SDP user's guide says to use | |
110 | * that for console. Downsides of using J9: you can't use IRDA too; | |
111 | * since UART3 isn't in the CORE power domain, it may be a bit less | |
112 | * usable in certain PM-sensitive debug scenarios. | |
113 | */ | |
114 | #undef CONSOLE_J9 /* else J8/UART1 (innermost) */ | |
115 | ||
116 | #ifdef CONSOLE_J9 | |
117 | #define CONFIG_CONS_INDEX 3 | |
118 | #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 | |
119 | #define CONFIG_SERIAL3 3 /* UART3 */ | |
120 | #else | |
121 | #define CONFIG_CONS_INDEX 1 | |
122 | #define CONFIG_SYS_NS16550_COM1 OMAP34XX_UART1 | |
123 | #define CONFIG_SERIAL1 1 /* UART1 */ | |
124 | #endif | |
125 | ||
126 | #define CONFIG_ENV_OVERWRITE | |
127 | #define CONFIG_BAUDRATE 115200 | |
128 | #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ | |
129 | 115200} | |
130 | ||
131 | /* | |
132 | * I2C for power management setup | |
133 | */ | |
134 | #define CONFIG_HARD_I2C 1 | |
135 | #define CONFIG_SYS_I2C_SPEED 100000 | |
136 | #define CONFIG_SYS_I2C_SLAVE 1 | |
137 | #define CONFIG_SYS_I2C_BUS 0 | |
138 | #define CONFIG_SYS_I2C_BUS_SELECT 1 | |
139 | #define CONFIG_DRIVER_OMAP34XX_I2C 1 | |
140 | ||
30563a04 NM |
141 | /* DDR - I use Infineon DDR */ |
142 | #define CONFIG_OMAP3_INFINEON_DDR 1 | |
143 | ||
e63e5904 TR |
144 | /* OMITTED: single 1 Gbit MT29F1G NAND flash */ |
145 | ||
146 | /* | |
147 | * NOR boot support - single 1 Gbit PF48F6000M0 Strataflash | |
148 | */ | |
149 | #define CONFIG_SYS_FLASH_BASE 0x10000000 | |
150 | #define CONFIG_FLASH_CFI_DRIVER 1 /* Use drivers/cfi_flash.c */ | |
151 | #define CONFIG_SYS_FLASH_CFI 1 /* use CFI geometry data */ | |
152 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* ~10x faster writes */ | |
153 | #define CONFIG_SYS_FLASH_PROTECTION 1 /* hardware sector protection */ | |
154 | #define CONFIG_SYS_FLASH_EMPTY_INFO 1 /* flinfo 'E' for empty */ | |
155 | #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE} | |
156 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */ | |
157 | ||
158 | #define CONFIG_SYS_FLASH_CFI_WIDTH 2 | |
159 | #define PHYS_FLASH_SIZE (128 << 20) | |
160 | #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max sectors on one chip */ | |
161 | ||
162 | /* timeout values are in milliseconds */ | |
163 | #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ) | |
164 | #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ) | |
165 | ||
166 | /* OMITTED: single 2 Gbit KFM2G16 OneNAND flash */ | |
167 | ||
168 | #define CONFIG_ENV_IS_IN_FLASH 1 | |
169 | #define CONFIG_SYS_ENV_SECT_SIZE (256 << 10) | |
170 | #define CONFIG_ENV_OFFSET CONFIG_SYS_ENV_SECT_SIZE | |
171 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_ENV_SECT_SIZE) | |
172 | /*--------------------------------------------------------------------------*/ | |
173 | ||
174 | /* commands to include */ | |
175 | #include <config_cmd_default.h> | |
176 | ||
177 | /* Enabled commands */ | |
178 | #define CONFIG_CMD_DHCP /* DHCP Support */ | |
179 | #define CONFIG_CMD_EXT2 /* EXT2 Support */ | |
180 | #define CONFIG_CMD_FAT /* FAT support */ | |
181 | #define CONFIG_CMD_I2C /* I2C serial bus support */ | |
182 | #define CONFIG_CMD_JFFS2 /* JFFS2 Support */ | |
183 | #define CONFIG_CMD_MMC /* MMC support */ | |
184 | #define CONFIG_CMD_NET | |
185 | ||
186 | /* Disabled commands */ | |
187 | #undef CONFIG_CMD_FPGA /* FPGA configuration Support */ | |
188 | #undef CONFIG_CMD_IMLS /* List all found images */ | |
189 | ||
190 | /*--------------------------------------------------------------------------*/ | |
191 | /* | |
192 | * MMC boot support | |
193 | */ | |
194 | ||
195 | #if defined(CONFIG_CMD_MMC) | |
196 | #define CONFIG_MMC 1 | |
197 | #define CONFIG_OMAP3_MMC 1 | |
198 | #define CONFIG_DOS_PARTITION 1 | |
199 | #endif | |
200 | ||
201 | /*---------------------------------------------------------------------------- | |
202 | * SMSC9115 Ethernet from SMSC9118 family | |
203 | *---------------------------------------------------------------------------- | |
204 | */ | |
205 | #if defined(CONFIG_CMD_NET) | |
206 | ||
a1725999 NM |
207 | #define CONFIG_NET_MULTI |
208 | #define CONFIG_LAN91C96 | |
e63e5904 TR |
209 | #define CONFIG_LAN91C96_BASE DEBUG_BASE |
210 | #define CONFIG_LAN91C96_EXT_PHY | |
211 | ||
212 | #define CONFIG_BOOTP_SEND_HOSTNAME | |
213 | /* | |
214 | * BOOTP fields | |
215 | */ | |
216 | #define CONFIG_BOOTP_SUBNETMASK 0x00000001 | |
217 | #define CONFIG_BOOTP_GATEWAY 0x00000002 | |
218 | #define CONFIG_BOOTP_HOSTNAME 0x00000004 | |
219 | #define CONFIG_BOOTP_BOOTPATH 0x00000010 | |
220 | #endif /* (CONFIG_CMD_NET) */ | |
221 | ||
222 | /* | |
223 | * Environment setup | |
224 | * | |
225 | * Default boot order: mmc bootscript, MMC uImage, NOR image. | |
226 | * Network booting environment must be configured at site. | |
227 | */ | |
228 | ||
229 | /* allow overwriting serial config and ethaddr */ | |
230 | #define CONFIG_ENV_OVERWRITE | |
231 | ||
232 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
233 | "loadaddr=0x82000000\0" \ | |
234 | "console=ttyS0,115200n8\0" \ | |
235 | "mmcargs=setenv bootargs console=${console} " \ | |
236 | "root=/dev/mmcblk0p2 rw " \ | |
237 | "rootfstype=ext3 rootwait\0" \ | |
238 | "norargs=setenv bootargs console=${console} " \ | |
239 | "root=/dev/mtdblock3 rw " \ | |
240 | "rootfstype=jffs2\0" \ | |
241 | "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \ | |
242 | "bootscript=echo Running bootscript from MMC/SD ...; " \ | |
243 | "autoscr ${loadaddr}\0" \ | |
244 | "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \ | |
245 | "mmcboot=echo Booting from MMC/SD ...; " \ | |
246 | "run mmcargs; " \ | |
247 | "bootm ${loadaddr}\0" \ | |
248 | "norboot=echo Booting from NOR ...; " \ | |
249 | "run norargs; " \ | |
250 | "bootm 0x80000\0" \ | |
251 | ||
252 | #define CONFIG_BOOTCOMMAND \ | |
253 | "if mmcinit; then " \ | |
254 | "if run loadbootscript; then " \ | |
255 | "run bootscript; " \ | |
256 | "else " \ | |
257 | "if run loaduimage; then " \ | |
258 | "run mmcboot; " \ | |
259 | "else run norboot; " \ | |
260 | "fi; " \ | |
261 | "fi; " \ | |
262 | "else run norboot; fi" | |
263 | ||
264 | #define CONFIG_AUTO_COMPLETE 1 | |
265 | ||
266 | /*--------------------------------------------------------------------------*/ | |
267 | ||
268 | /* | |
269 | * Miscellaneous configurable options | |
270 | */ | |
e63e5904 TR |
271 | |
272 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ | |
273 | #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ | |
274 | #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " | |
1270ec13 | 275 | #define CONFIG_SYS_PROMPT "OMAP34XX SDP # " |
e63e5904 TR |
276 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
277 | /* Print Buffer Size */ | |
278 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ | |
279 | sizeof(CONFIG_SYS_PROMPT) + 16) | |
280 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ | |
281 | /* Boot Argument Buffer Size */ | |
282 | #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) | |
283 | ||
284 | /* SDRAM Test range - start at 16 meg boundary -ends at 32Meg - | |
285 | * a basic sanity check ONLY | |
286 | * IF you would like to increase coverage, increase the end address | |
287 | * or run the test with custom options | |
288 | */ | |
289 | #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0 + 0x01000000) | |
290 | #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + (32 << 20)) | |
291 | ||
292 | /* Default load address */ | |
293 | #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) | |
294 | ||
295 | /*--------------------------------------------------------------------------*/ | |
296 | ||
297 | /* | |
298 | * 3430 has 12 GP timers, they can be driven by the SysClk (12/13/19.2) or by | |
299 | * 32KHz clk, or from external sig. This rate is divided by a local divisor. | |
300 | */ | |
301 | #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2) | |
302 | #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ | |
303 | #define CONFIG_SYS_HZ 1000 | |
304 | ||
305 | /* | |
306 | * Stack sizes | |
307 | * | |
308 | * The stack sizes are set up in start.S using the settings below | |
309 | */ | |
310 | #define CONFIG_STACKSIZE (128 << 10) /* Regular stack */ | |
311 | #ifdef CONFIG_USE_IRQ | |
312 | #define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack */ | |
313 | #define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack */ | |
314 | #endif | |
315 | ||
316 | /* | |
317 | * SDRAM Memory Map | |
318 | */ | |
319 | #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ | |
320 | #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 | |
321 | #define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 meg */ | |
322 | #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 | |
323 | ||
324 | /* SDRAM Bank Allocation method */ | |
325 | #define SDRC_R_B_C 1 | |
326 | ||
327 | /*--------------------------------------------------------------------------*/ | |
328 | ||
329 | /* | |
330 | * NOR FLASH usage ... default nCS0: | |
331 | * - one 256KB sector for U-Boot | |
332 | * - one 256KB sector for its parameters (not all used) | |
333 | * - eight sectors (2 MB) for kernel | |
334 | * - rest for JFFS2 | |
335 | */ | |
336 | ||
337 | /* Monitor at start of flash */ | |
338 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE | |
339 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) | |
340 | ||
341 | #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS | |
342 | #define CONFIG_SYS_JFFS2_NUM_BANKS 1 | |
343 | ||
344 | /* | |
345 | * NAND FLASH usage ... default nCS1: | |
346 | * - four 128KB sectors for X-Loader | |
347 | * - four 128KB sectors for U-Boot | |
348 | * - two 128KB sector for its parameters | |
349 | * - 32 sectors (4 MB) for kernel | |
350 | * - rest for filesystem | |
351 | */ | |
352 | ||
353 | /* | |
354 | * OneNAND FLASH usage ... default nCS2: | |
355 | * - four 128KB sectors for X-Loader | |
356 | * - two 128KB sectors for U-Boot | |
357 | * - one 128KB sector for its parameters | |
358 | * - sixteen sectors (2 MB) for kernel | |
359 | * - rest for filesystem | |
360 | */ | |
361 | ||
362 | /*--------------------------------------------------------------------------*/ | |
363 | ||
364 | #ifndef __ASSEMBLY__ | |
e63e5904 TR |
365 | extern unsigned int boot_flash_base; |
366 | extern volatile unsigned int boot_flash_env_addr; | |
367 | extern unsigned int boot_flash_off; | |
368 | extern unsigned int boot_flash_sec; | |
369 | extern unsigned int boot_flash_type; | |
370 | #endif | |
371 | ||
372 | #endif /* __CONFIG_H */ |