]> git.ipfire.org Git - thirdparty/u-boot.git/blame - include/configs/pm9263.h
configs: Re-sync almost all of cmd/Kconfig
[thirdparty/u-boot.git] / include / configs / pm9263.h
CommitLineData
f0a2c7b4
II
1/*
2 * (C) Copyright 2007-2008
c9e798d3 3 * Stelian Pop <stelian@popies.net>
f0a2c7b4
II
4 * Lead Tech Design <www.leadtechdesign.com>
5 * Ilko Iliev <www.ronetix.at>
6 *
7 * Configuation settings for the RONETIX PM9263 board.
8 *
1a459660 9 * SPDX-License-Identifier: GPL-2.0+
f0a2c7b4
II
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
684a567a
AD
15/*
16 * SoC must be defined first, before hardware.h is included.
17 * In this case SoC is defined in boards.cfg.
18 */
19#include <asm/hardware.h>
20
efe62a66 21
f0a2c7b4 22/* ARM asynchronous clock */
b2403589 23#define CONFIG_DISPLAY_CPUINFO
f0a2c7b4
II
24#define CONFIG_DISPLAY_BOARDINFO
25
01550a2b
JCPV
26#define MASTER_PLL_DIV 6
27#define MASTER_PLL_MUL 65
f0a2c7b4 28#define MAIN_PLL_DIV 2 /* 2 or 4 */
7c966a8b 29#define CONFIG_SYS_AT91_MAIN_CLOCK 18432000
684a567a 30#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */
f0a2c7b4 31
684a567a 32#define CONFIG_SYS_AT91_CPU_NAME "AT91SAM9263"
f0a2c7b4
II
33#define CONFIG_PM9263 1 /* on a Ronetix PM9263 Board */
34#define CONFIG_ARCH_CPU_INIT
9a2a05a4 35#define CONFIG_SYS_TEXT_BASE 0
f0a2c7b4 36
a3e09cc2
AD
37#define MACH_TYPE_PM9263 1475
38#define CONFIG_MACH_TYPE MACH_TYPE_PM9263
39
f0a2c7b4 40/* clocks */
01550a2b 41#define CONFIG_SYS_MOR_VAL \
20d98c2c 42 (AT91_PMC_MOR_MOSCEN | \
01550a2b
JCPV
43 (255 << 8)) /* Main Oscillator Start-up Time */
44#define CONFIG_SYS_PLLAR_VAL \
20d98c2c
AD
45 (AT91_PMC_PLLAR_29 | /* Bit 29 must be 1 when prog */ \
46 AT91_PMC_PLLXR_OUT(3) | \
47 AT91_PMC_PLLXR_PLLCOUNT(0x3f) | /* PLL Counter */\
01550a2b
JCPV
48 (2 << 28) | /* PLL Clock Frequency Range */ \
49 ((MASTER_PLL_MUL - 1) << 16) | (MASTER_PLL_DIV))
f0a2c7b4
II
50
51#if (MAIN_PLL_DIV == 2)
52/* PCK/2 = MCK Master Clock from PLLA */
01550a2b 53#define CONFIG_SYS_MCKR1_VAL \
20d98c2c
AD
54 (AT91_PMC_MCKR_CSS_SLOW | \
55 AT91_PMC_MCKR_PRES_1 | \
56 AT91_PMC_MCKR_MDIV_2)
f0a2c7b4 57/* PCK/2 = MCK Master Clock from PLLA */
01550a2b 58#define CONFIG_SYS_MCKR2_VAL \
20d98c2c
AD
59 (AT91_PMC_MCKR_CSS_PLLA | \
60 AT91_PMC_MCKR_PRES_1 | \
61 AT91_PMC_MCKR_MDIV_2)
f0a2c7b4
II
62#else
63/* PCK/4 = MCK Master Clock from PLLA */
01550a2b 64#define CONFIG_SYS_MCKR1_VAL \
20d98c2c
AD
65 (AT91_PMC_MCKR_CSS_SLOW | \
66 AT91_PMC_MCKR_PRES_1 | \
67 AT91_PMC_MCKR_MDIV_4)
f0a2c7b4 68/* PCK/4 = MCK Master Clock from PLLA */
01550a2b 69#define CONFIG_SYS_MCKR2_VAL \
20d98c2c
AD
70 (AT91_PMC_MCKR_CSS_PLLA | \
71 AT91_PMC_MCKR_PRES_1 | \
72 AT91_PMC_MCKR_MDIV_4)
f0a2c7b4
II
73#endif
74/* define PDC[31:16] as DATA[31:16] */
75#define CONFIG_SYS_PIOD_PDR_VAL1 0xFFFF0000
76/* no pull-up for D[31:16] */
77#define CONFIG_SYS_PIOD_PPUDR_VAL 0xFFFF0000
78/* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */
01550a2b 79#define CONFIG_SYS_MATRIX_EBI0CSA_VAL \
20d98c2c
AD
80 (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_VDDIOMSEL_3_3V | \
81 AT91_MATRIX_CSA_EBI_CS1A)
f0a2c7b4
II
82
83/* SDRAM */
84/* SDRAMC_MR Mode register */
85#define CONFIG_SYS_SDRC_MR_VAL1 0
86/* SDRAMC_TR - Refresh Timer register */
01550a2b
JCPV
87#define CONFIG_SYS_SDRC_TR_VAL1 0x3AA
88/* SDRAMC_CR - Configuration register*/
89#define CONFIG_SYS_SDRC_CR_VAL \
90 (AT91_SDRAMC_NC_9 | \
91 AT91_SDRAMC_NR_13 | \
92 AT91_SDRAMC_NB_4 | \
93 AT91_SDRAMC_CAS_2 | \
94 AT91_SDRAMC_DBW_32 | \
95 (2 << 8) | /* tWR - Write Recovery Delay */ \
96 (7 << 12) | /* tRC - Row Cycle Delay */ \
97 (2 << 16) | /* tRP - Row Precharge Delay */ \
98 (2 << 20) | /* tRCD - Row to Column Delay */ \
99 (5 << 24) | /* tRAS - Active to Precharge Delay */ \
100 (8 << 28)) /* tXSR - Exit Self Refresh to Active Delay */
101
f0a2c7b4 102/* Memory Device Register -> SDRAM */
01550a2b
JCPV
103#define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM
104#define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE
f0a2c7b4 105#define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */
01550a2b 106#define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH
f0a2c7b4
II
107#define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */
108#define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */
109#define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */
110#define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */
111#define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */
112#define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */
113#define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */
114#define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */
01550a2b 115#define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR
f0a2c7b4 116#define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */
01550a2b 117#define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL
f0a2c7b4
II
118#define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */
119#define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */
120#define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */
121
122/* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
01550a2b 123#define CONFIG_SYS_SMC0_SETUP0_VAL \
20d98c2c
AD
124 (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \
125 AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10))
01550a2b 126#define CONFIG_SYS_SMC0_PULSE0_VAL \
20d98c2c
AD
127 (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \
128 AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11))
01550a2b 129#define CONFIG_SYS_SMC0_CYCLE0_VAL \
20d98c2c 130 (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22))
01550a2b 131#define CONFIG_SYS_SMC0_MODE0_VAL \
20d98c2c
AD
132 (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \
133 AT91_SMC_MODE_DBW_16 | \
134 AT91_SMC_MODE_TDF | \
135 AT91_SMC_MODE_TDF_CYCLE(6))
f0a2c7b4 136
01550a2b
JCPV
137/* user reset enable */
138#define CONFIG_SYS_RSTC_RMR_VAL \
139 (AT91_RSTC_KEY | \
20d98c2c
AD
140 AT91_RSTC_CR_PROCRST | \
141 AT91_RSTC_MR_ERSTL(1) | \
142 AT91_RSTC_MR_ERSTL(2))
f0a2c7b4 143
01550a2b
JCPV
144/* Disable Watchdog */
145#define CONFIG_SYS_WDTC_WDMR_VAL \
20d98c2c
AD
146 (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \
147 AT91_WDT_MR_WDV(0xfff) | \
148 AT91_WDT_MR_WDDIS | \
149 AT91_WDT_MR_WDD(0xfff))
f0a2c7b4
II
150
151#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
152#define CONFIG_SETUP_MEMORY_TAGS 1
153#define CONFIG_INITRD_TAG 1
154
155#undef CONFIG_SKIP_LOWLEVEL_INIT
f0a2c7b4 156#define CONFIG_USER_LOWLEVEL_INIT 1
52b26016 157#define CONFIG_BOARD_EARLY_INIT_F
f0a2c7b4
II
158
159/*
160 * Hardware drivers
161 */
ea8fbba7 162#define CONFIG_AT91_GPIO 1
f0a2c7b4 163#define CONFIG_ATMEL_USART 1
684a567a
AD
164#define CONFIG_USART_BASE ATMEL_BASE_DBGU
165#define CONFIG_USART_ID ATMEL_ID_SYS
f0a2c7b4
II
166
167/* LCD */
168#define CONFIG_LCD 1
169#define LCD_BPP LCD_COLOR8
170#define CONFIG_LCD_LOGO 1
171#undef LCD_TEST_PATTERN
172#define CONFIG_LCD_INFO 1
173#define CONFIG_LCD_INFO_BELOW_LOGO 1
174#define CONFIG_SYS_WHITE_ON_BLACK 1
175#define CONFIG_ATMEL_LCD 1
176#define CONFIG_ATMEL_LCD_BGR555 1
177#define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
178
179#define CONFIG_LCD_IN_PSRAM 1
180
181/* LED */
182#define CONFIG_AT91_LED
bcf9fe37
AB
183#define CONFIG_RED_LED GPIO_PIN_PB(7) /* this is the power led */
184#define CONFIG_GREEN_LED GPIO_PIN_PB(8) /* this is the user1 led */
f0a2c7b4
II
185
186#define CONFIG_BOOTDELAY 3
187
188/*
189 * BOOTP options
190 */
191#define CONFIG_BOOTP_BOOTFILESIZE 1
192#define CONFIG_BOOTP_BOOTPATH 1
193#define CONFIG_BOOTP_GATEWAY 1
194#define CONFIG_BOOTP_HOSTNAME 1
195
196/*
197 * Command line configuration.
198 */
6e110d29 199#define CONFIG_CMD_CACHE
f0a2c7b4 200#define CONFIG_CMD_NAND 1
f0a2c7b4
II
201
202/* SDRAM */
203#define CONFIG_NR_DRAM_BANKS 1
204#define PHYS_SDRAM 0x20000000
205#define PHYS_SDRAM_SIZE 0x04000000 /* 64 megs */
206
207/* DataFlash */
208#define CONFIG_ATMEL_DATAFLASH_SPI
209#define CONFIG_HAS_DATAFLASH 1
f0a2c7b4
II
210#define CONFIG_SYS_MAX_DATAFLASH_BANKS 1
211#define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* CS0 */
212#define AT91_SPI_CLK 15000000
213#define DATAFLASH_TCSS (0x1a << 16)
214#define DATAFLASH_TCHS (0x1 << 24)
215
216/* NOR flash, if populated */
217#define CONFIG_SYS_FLASH_CFI 1
218#define CONFIG_FLASH_CFI_DRIVER 1
219#define PHYS_FLASH_1 0x10000000
220#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
221#define CONFIG_SYS_MAX_FLASH_SECT 256
222#define CONFIG_SYS_MAX_FLASH_BANKS 1
223
224/* NAND flash */
225#ifdef CONFIG_CMD_NAND
226#define CONFIG_NAND_ATMEL
f0a2c7b4
II
227#define CONFIG_SYS_MAX_NAND_DEVICE 1
228#define CONFIG_SYS_NAND_BASE 0x40000000
229#define CONFIG_SYS_NAND_DBW_8 1
230/* our ALE is AD21 */
231#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
232/* our CLE is AD22 */
233#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
ac45bb16
AB
234#define CONFIG_SYS_NAND_ENABLE_PIN GPIO_PIN_PD(15)
235#define CONFIG_SYS_NAND_READY_PIN GPIO_PIN_PB(30)
2eb99ca8 236
f0a2c7b4
II
237#endif
238
239#define CONFIG_CMD_JFFS2 1
240#define CONFIG_JFFS2_CMDLINE 1
241#define CONFIG_JFFS2_NAND 1
242#define CONFIG_JFFS2_DEV "nand0" /* NAND device jffs2 lives on */
243#define CONFIG_JFFS2_PART_OFFSET 0 /* start of jffs2 partition */
244#define CONFIG_JFFS2_PART_SIZE (256 * 1024 * 1024) /* partition size*/
245
246/* PSRAM */
247#define PHYS_PSRAM 0x70000000
248#define PHYS_PSRAM_SIZE 0x00400000 /* 4MB */
20d98c2c
AD
249/* Slave EBI1, PSRAM connected */
250#define CONFIG_PSRAM_SCFG (AT91_MATRIX_SCFG_ARBT_FIXED_PRIORITY | \
251 AT91_MATRIX_SCFG_FIXED_DEFMSTR(5) | \
252 AT91_MATRIX_SCFG_DEFMSTR_TYPE_FIXED | \
253 AT91_MATRIX_SCFG_SLOT_CYCLE(255))
f0a2c7b4
II
254
255/* Ethernet */
256#define CONFIG_MACB 1
257#define CONFIG_RMII 1
f0a2c7b4
II
258#define CONFIG_NET_RETRY_COUNT 20
259#define CONFIG_RESET_PHY_R 1
260
261/* USB */
262#define CONFIG_USB_ATMEL
dcd2f1a0 263#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
f0a2c7b4
II
264#define CONFIG_USB_OHCI_NEW 1
265#define CONFIG_DOS_PARTITION 1
266#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
267#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00a00000 /* AT91SAM9263_UHP_BASE */
268#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9263"
269#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
270#define CONFIG_USB_STORAGE 1
271
272#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
273
274#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM
275#define CONFIG_SYS_MEMTEST_END 0x23e00000
276
277#define CONFIG_SYS_USE_FLASH 1
278#undef CONFIG_SYS_USE_DATAFLASH
279#undef CONFIG_SYS_USE_NANDFLASH
280
281#ifdef CONFIG_SYS_USE_DATAFLASH
282
283/* bootstrap + u-boot + env + linux in dataflash on CS0 */
284#define CONFIG_ENV_IS_IN_DATAFLASH
285#define CFG_MONITOR_BASE (CFG_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400)
286#define CONFIG_ENV_OFFSET 0x4200
287#define CONFIG_ENV_ADDR (CFG_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
288#define CONFIG_ENV_SIZE 0x4200
289#define CONFIG_BOOTCOMMAND "cp.b 0xC0042000 0x22000000 0x210000; bootm"
290#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
291 "root=/dev/mtdblock0 " \
918319c7 292 "mtdparts=atmel_nand:-(root) "\
f0a2c7b4
II
293 "rw rootfstype=jffs2"
294
295#elif defined(CONFIG_SYS_USE_NANDFLASH) /* CFG_USE_NANDFLASH */
296
297/* bootstrap + u-boot + env + linux in nandflash */
298#define CONFIG_ENV_IS_IN_NAND
299#define CONFIG_ENV_OFFSET 0x60000
300#define CONFIG_ENV_OFFSET_REDUND 0x80000
301#define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
302#define CONFIG_BOOTCOMMAND "nand read 0x22000000 0xA0000 0x200000; bootm"
303#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
304 "root=/dev/mtdblock5 " \
918319c7 305 "mtdparts=atmel_nand:" \
f0a2c7b4
II
306 "128k(bootstrap)ro," \
307 "256k(uboot)ro," \
308 "128k(env1)ro," \
309 "128k(env2)ro," \
310 "2M(linux)," \
311 "-(root) " \
312 "rw rootfstype=jffs2"
313
314#elif defined(CONFIG_SYS_USE_FLASH) /* CFG_USE_FLASH */
315
316#define CONFIG_ENV_IS_IN_FLASH 1
317#define CONFIG_ENV_OFFSET 0x40000
318#define CONFIG_ENV_SECT_SIZE 0x10000
319#define CONFIG_ENV_SIZE 0x10000
320#define CONFIG_ENV_OVERWRITE 1
321
322/* JFFS Partition offset set */
323#define CONFIG_SYS_JFFS2_FIRST_BANK 0
324#define CONFIG_SYS_JFFS2_NUM_BANKS 1
325
326/* 512k reserved for u-boot */
327#define CONFIG_SYS_JFFS2_FIRST_SECTOR 11
328
329#define CONFIG_BOOTCOMMAND "run flashboot"
8b3637c6 330#define CONFIG_ROOTPATH "/ronetix/rootfs"
f0a2c7b4
II
331
332#define CONFIG_CON_ROT "fbcon=rotate:3 "
333#define CONFIG_BOOTARGS "root=/dev/mtdblock4 rootfstype=jffs2 "\
334 CONFIG_CON_ROT
335
336#define MTDIDS_DEFAULT "nor0=physmap-flash.0,nand0=nand"
337#define MTDPARTS_DEFAULT \
338 "mtdparts=physmap-flash.0:" \
339 "256k(u-boot)ro," \
340 "64k(u-boot-env)ro," \
341 "1408k(kernel)," \
342 "-(rootfs);" \
343 "nand:-(nand)"
344
345#define CONFIG_EXTRA_ENV_SETTINGS \
346 "mtdids=" MTDIDS_DEFAULT "\0" \
347 "mtdparts=" MTDPARTS_DEFAULT "\0" \
348 "partition=nand0,0\0" \
349 "ramargs=setenv bootargs $(bootargs) $(mtdparts)\0" \
350 "nfsargs=setenv bootargs root=/dev/nfs rw " \
351 CONFIG_CON_ROT \
352 "nfsroot=$(serverip):$(rootpath) $(mtdparts)\0" \
353 "addip=setenv bootargs $(bootargs) " \
354 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)"\
355 ":$(hostname):eth0:off\0" \
356 "ramboot=tftpboot 0x22000000 vmImage;" \
357 "run ramargs;run addip;bootm 22000000\0" \
358 "nfsboot=tftpboot 0x22000000 vmImage;" \
359 "run nfsargs;run addip;bootm 22000000\0" \
360 "flashboot=run ramargs;run addip;bootm 0x10050000\0" \
361 ""
362
363#else
364#error "Undefined memory device"
365#endif
366
367#define CONFIG_BAUDRATE 115200
f0a2c7b4 368
f0a2c7b4
II
369#define CONFIG_SYS_CBSIZE 256
370#define CONFIG_SYS_MAXARGS 16
371#define CONFIG_SYS_PBSIZE \
372 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
373#define CONFIG_SYS_LONGHELP 1
374#define CONFIG_CMDLINE_EDITING 1
375
f0a2c7b4
II
376/*
377 * Size of malloc() pool
378 */
379#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128 * 1024, 0x1000)
f0a2c7b4 380
9a2a05a4
AD
381#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
382#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - \
383 GENERATED_GBL_DATA_SIZE)
384
f0a2c7b4 385#endif