]>
Commit | Line | Data |
---|---|---|
b5d289fc AD |
1 | /* |
2 | * (C) Copyright 2010 | |
3 | * Ilko Iliev <iliev@ronetix.at> | |
4 | * Asen Dimov <dimov@ronetix.at> | |
5 | * Ronetix GmbH <www.ronetix.at> | |
6 | * | |
7 | * (C) Copyright 2007-2008 | |
c9e798d3 | 8 | * Stelian Pop <stelian@popies.net> |
b5d289fc AD |
9 | * Lead Tech Design <www.leadtechdesign.com> |
10 | * | |
11 | * Configuation settings for the PM9G45 board. | |
12 | * | |
1a459660 | 13 | * SPDX-License-Identifier: GPL-2.0+ |
b5d289fc AD |
14 | */ |
15 | ||
16 | #ifndef __CONFIG_H | |
17 | #define __CONFIG_H | |
18 | ||
eb6e608b AD |
19 | /* |
20 | * SoC must be defined first, before hardware.h is included. | |
21 | * In this case SoC is defined in boards.cfg. | |
22 | */ | |
23 | #include <asm/hardware.h> | |
24 | ||
95f5c8f2 GB |
25 | #define CONFIG_SYS_GENERIC_BOARD |
26 | ||
b5d289fc | 27 | #define CONFIG_PM9G45 1 /* It's an Ronetix PM9G45 */ |
eb6e608b | 28 | #define CONFIG_SYS_AT91_CPU_NAME "AT91SAM9G45" |
b5d289fc | 29 | |
a3e09cc2 AD |
30 | #define MACH_TYPE_PM9G45 2672 |
31 | #define CONFIG_MACH_TYPE MACH_TYPE_PM9G45 | |
32 | ||
b5d289fc AD |
33 | /* ARM asynchronous clock */ |
34 | #define CONFIG_SYS_AT91_MAIN_CLOCK 12000000 /* from 12 MHz crystal */ | |
eb6e608b | 35 | #define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */ |
eb6e608b | 36 | #define CONFIG_SYS_TEXT_BASE 0x73f00000 |
b5d289fc AD |
37 | |
38 | #define CONFIG_ARCH_CPU_INIT | |
39 | ||
40 | #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ | |
41 | #define CONFIG_SETUP_MEMORY_TAGS 1 | |
42 | #define CONFIG_INITRD_TAG 1 | |
43 | ||
44 | #define CONFIG_SKIP_LOWLEVEL_INIT | |
c4df2149 | 45 | #define CONFIG_BOARD_EARLY_INIT_F |
b5d289fc AD |
46 | |
47 | /* | |
48 | * Hardware drivers | |
49 | */ | |
50 | #define CONFIG_AT91_GPIO 1 | |
51 | #define CONFIG_ATMEL_USART 1 | |
eb6e608b AD |
52 | #define CONFIG_USART_BASE ATMEL_BASE_DBGU |
53 | #define CONFIG_USART_ID ATMEL_ID_SYS | |
b5d289fc AD |
54 | |
55 | #define CONFIG_SYS_USE_NANDFLASH 1 | |
56 | ||
57 | /* LED */ | |
58 | #define CONFIG_AT91_LED | |
bcf9fe37 AB |
59 | #define CONFIG_RED_LED GPIO_PIN_PD(31) /* this is the user1 led */ |
60 | #define CONFIG_GREEN_LED GPIO_PIN_PD(0) /* this is the user2 led */ | |
b5d289fc AD |
61 | |
62 | #define CONFIG_BOOTDELAY 3 | |
63 | ||
64 | /* | |
65 | * BOOTP options | |
66 | */ | |
67 | #define CONFIG_BOOTP_BOOTFILESIZE 1 | |
68 | #define CONFIG_BOOTP_BOOTPATH 1 | |
69 | #define CONFIG_BOOTP_GATEWAY 1 | |
70 | #define CONFIG_BOOTP_HOSTNAME 1 | |
71 | ||
72 | /* | |
73 | * Command line configuration. | |
74 | */ | |
75 | #include <config_cmd_default.h> | |
76 | #undef CONFIG_CMD_FPGA | |
77 | #undef CONFIG_CMD_IMLS | |
78 | ||
37ee3ccc | 79 | #define CONFIG_CMD_CACHE |
b5d289fc AD |
80 | #define CONFIG_CMD_PING 1 |
81 | #define CONFIG_CMD_DHCP 1 | |
82 | #define CONFIG_CMD_NAND 1 | |
83 | #define CONFIG_CMD_USB 1 | |
84 | ||
85 | #define CONFIG_CMD_JFFS2 1 | |
86 | #define CONFIG_JFFS2_CMDLINE 1 | |
87 | #define CONFIG_JFFS2_NAND 1 | |
88 | #define CONFIG_JFFS2_DEV "nand0" /* NAND dev jffs2 lives on */ | |
89 | #define CONFIG_JFFS2_PART_OFFSET 0 /* start of jffs2 partition */ | |
90 | #define CONFIG_JFFS2_PART_SIZE (256 * 1024 * 1024) /* partition */ | |
91 | ||
92 | /* SDRAM */ | |
93 | #define CONFIG_NR_DRAM_BANKS 1 | |
94 | #define PHYS_SDRAM 0x70000000 | |
95 | #define PHYS_SDRAM_SIZE 0x08000000 /* 128 megs */ | |
96 | ||
97 | /* NOR flash, not available */ | |
98 | #define CONFIG_SYS_NO_FLASH 1 | |
99 | #undef CONFIG_CMD_FLASH | |
100 | ||
101 | /* NAND flash */ | |
102 | #ifdef CONFIG_CMD_NAND | |
b5d289fc AD |
103 | #define CONFIG_NAND_ATMEL |
104 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 | |
105 | #define CONFIG_SYS_NAND_BASE 0x40000000 | |
106 | #define CONFIG_SYS_NAND_DBW_8 1 | |
107 | /* our ALE is AD21 */ | |
108 | #define CONFIG_SYS_NAND_MASK_ALE (1 << 21) | |
109 | /* our CLE is AD22 */ | |
110 | #define CONFIG_SYS_NAND_MASK_CLE (1 << 22) | |
ac45bb16 AB |
111 | #define CONFIG_SYS_NAND_ENABLE_PIN GPIO_PIN_PC(14) |
112 | #define CONFIG_SYS_NAND_READY_PIN GPIO_PIN_PD(3) | |
b5d289fc AD |
113 | |
114 | #endif | |
115 | ||
116 | /* Ethernet */ | |
117 | #define CONFIG_MACB 1 | |
118 | #define CONFIG_RMII 1 | |
b5d289fc AD |
119 | #define CONFIG_NET_RETRY_COUNT 20 |
120 | #define CONFIG_RESET_PHY_R 1 | |
121 | ||
122 | /* USB */ | |
123 | #define CONFIG_USB_ATMEL | |
dcd2f1a0 | 124 | #define CONFIG_USB_ATMEL_CLK_SEL_UPLL |
b5d289fc AD |
125 | #define CONFIG_USB_OHCI_NEW 1 |
126 | #define CONFIG_DOS_PARTITION 1 | |
127 | #define CONFIG_SYS_USB_OHCI_CPU_INIT 1 | |
128 | #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00700000 /* _UHP_OHCI_BASE */ | |
129 | #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9g45" | |
130 | #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2 | |
131 | #define CONFIG_USB_STORAGE 1 | |
132 | ||
133 | /* board specific(not enough SRAM) */ | |
134 | #define CONFIG_AT91SAM9G45_LCD_BASE PHYS_SDRAM + 0xE00000 | |
135 | ||
136 | #define CONFIG_SYS_LOAD_ADDR PHYS_SDRAM + 0x2000000 /* load addr */ | |
137 | ||
138 | #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM | |
139 | #define CONFIG_SYS_MEMTEST_END CONFIG_AT91SAM9G45_LCD_BASE | |
140 | ||
141 | /* bootstrap + u-boot + env + linux in nandflash */ | |
142 | #define CONFIG_ENV_IS_IN_NAND 1 | |
143 | #define CONFIG_ENV_OFFSET 0x60000 | |
144 | #define CONFIG_ENV_OFFSET_REDUND 0x80000 | |
145 | #define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */ | |
146 | #define CONFIG_BOOTCOMMAND "nand read 0x72000000 0x200000 0x200000; bootm" | |
147 | #define CONFIG_BOOTARGS "fbcon=rotate:3 console=tty0 " \ | |
148 | "console=ttyS0,115200 " \ | |
149 | "root=/dev/mtdblock4 " \ | |
150 | "mtdparts=atmel_nand:128k(bootstrap)ro," \ | |
151 | "256k(uboot)ro,1664k(env)," \ | |
152 | "2M(linux)ro,-(root) rw " \ | |
153 | "rootfstype=jffs2" | |
154 | ||
155 | #define CONFIG_BAUDRATE 115200 | |
b5d289fc AD |
156 | |
157 | #define CONFIG_SYS_PROMPT "U-Boot> " | |
158 | #define CONFIG_SYS_CBSIZE 256 | |
159 | #define CONFIG_SYS_MAXARGS 16 | |
160 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ | |
161 | sizeof(CONFIG_SYS_PROMPT) + 16) | |
162 | #define CONFIG_SYS_LONGHELP 1 | |
163 | #define CONFIG_CMDLINE_EDITING 1 | |
164 | #define CONFIG_AUTO_COMPLETE | |
165 | #define CONFIG_SYS_HUSH_PARSER | |
b5d289fc AD |
166 | |
167 | /* | |
168 | * Size of malloc() pool | |
169 | */ | |
170 | #define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024,\ | |
171 | 0x1000) | |
b5d289fc | 172 | |
510f794c AD |
173 | #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM |
174 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - \ | |
175 | GENERATED_GBL_DATA_SIZE) | |
176 | ||
b5d289fc | 177 | #endif |