]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/r2dplus.h
armv8: LS1046ARDB: Add QSPI Secure Boot target
[people/ms/u-boot.git] / include / configs / r2dplus.h
CommitLineData
f5e2466f
NI
1#ifndef __CONFIG_H
2#define __CONFIG_H
3
f5e2466f
NI
4#define CONFIG_CPU_SH7751 1
5#define CONFIG_CPU_SH_TYPE_R 1
6#define CONFIG_R2DPLUS 1
7#define __LITTLE_ENDIAN__ 1
8
18a40e84
VZ
9#define CONFIG_DISPLAY_BOARDINFO
10
f5e2466f
NI
11/*
12 * Command line configuration.
13 */
f5e2466f 14#define CONFIG_CMD_PCI
f5e2466f 15#define CONFIG_CMD_IDE
c8d47279 16#define CONFIG_CMD_SH_ZIMAGEBOOT
f5e2466f
NI
17
18/* SCIF */
6c58a030 19#define CONFIG_SCIF_CONSOLE 1
f5e2466f 20#define CONFIG_CONS_SCIF1 1
f5e2466f 21
f5e2466f
NI
22#define CONFIG_BOOTARGS "console=ttySC0,115200"
23#define CONFIG_ENV_OVERWRITE 1
24
f5e2466f 25/* SDRAM */
76527047
VZ
26#define CONFIG_SYS_SDRAM_BASE 0x8C000000
27#define CONFIG_SYS_SDRAM_SIZE 0x04000000
6d0f6bcf 28
47c5705d 29#define CONFIG_SYS_TEXT_BASE 0x8FE00000
6d0f6bcf 30#define CONFIG_SYS_LONGHELP
6d0f6bcf
JCPV
31#define CONFIG_SYS_CBSIZE 256
32#define CONFIG_SYS_PBSIZE 256
33#define CONFIG_SYS_MAXARGS 16
34#define CONFIG_SYS_BARGSIZE 512
f5e2466f 35
6d0f6bcf 36#define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE)
14d0a02a 37#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - 0x100000)
f5e2466f 38
6d0f6bcf 39#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024)
f5e2466f 40/* Address of u-boot image in Flash */
6d0f6bcf
JCPV
41#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
42#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
f5e2466f 43/* Size of DRAM reserved for malloc() use */
6d0f6bcf 44#define CONFIG_SYS_MALLOC_LEN (1024 * 1024)
6d0f6bcf 45#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
f5e2466f
NI
46
47/*
873d97aa 48 * NOR Flash ( Spantion S29GL256P )
f5e2466f 49 */
6d0f6bcf 50#define CONFIG_SYS_FLASH_CFI
00b1883a 51#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
52#define CONFIG_SYS_FLASH_BASE (0xA0000000)
53#define CONFIG_SYS_MAX_FLASH_BANKS (1)
54#define CONFIG_SYS_MAX_FLASH_SECT 256
55#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
f5e2466f 56
5a1aceb0 57#define CONFIG_ENV_IS_IN_FLASH
0e8d1586
JCPV
58#define CONFIG_ENV_SECT_SIZE 0x40000
59#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
6d0f6bcf 60#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
f5e2466f
NI
61
62/*
63 * SuperH Clock setting
64 */
65#define CONFIG_SYS_CLK_FREQ 60000000
684a501e
NI
66#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
67#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
be45c632 68#define CONFIG_SYS_TMU_CLK_DIV 4
6d0f6bcf 69#define CONFIG_SYS_PLL_SETTLING_TIME 100/* in us */
f5e2466f
NI
70
71/*
72 * IDE support
73 */
74#define CONFIG_IDE_RESET 1
6d0f6bcf
JCPV
75#define CONFIG_SYS_PIO_MODE 1
76#define CONFIG_SYS_IDE_MAXBUS 1 /* IDE bus */
77#define CONFIG_SYS_IDE_MAXDEVICE 1
78#define CONFIG_SYS_ATA_BASE_ADDR 0xb4000000
79#define CONFIG_SYS_ATA_STRIDE 2 /* 1bit shift */
80#define CONFIG_SYS_ATA_DATA_OFFSET 0x1000 /* data reg offset */
81#define CONFIG_SYS_ATA_REG_OFFSET 0x1000 /* reg offset */
82#define CONFIG_SYS_ATA_ALT_OFFSET 0x800 /* alternate register offset */
f2a37fcd 83#define CONFIG_IDE_SWAP_IO
f5e2466f
NI
84
85/*
86 * SuperH PCI Bridge Configration
87 */
f5e2466f
NI
88#define CONFIG_SH4_PCI
89#define CONFIG_SH7751_PCI
f5e2466f 90#define CONFIG_PCI_SCAN_SHOW 1
f5e2466f
NI
91#define __mem_pci
92
93#define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
94#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
95#define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
96#define CONFIG_PCI_IO_BUS 0xFE240000 /* IO space base address */
97#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
98#define CONFIG_PCI_IO_SIZE 0x00040000 /* Size of IO window */
76527047
VZ
99#define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE
100#define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE
2db0e127 101#define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
f5e2466f 102
f5e2466f 103#endif /* __CONFIG_H */