]> git.ipfire.org Git - thirdparty/u-boot.git/blame - include/configs/sbc8641d.h
treewide: mem: Move mtest related defines to Kconfig
[thirdparty/u-boot.git] / include / configs / sbc8641d.h
CommitLineData
83d290c5 1/* SPDX-License-Identifier: GPL-2.0+ */
c646bba6
JH
2/*
3 * Copyright 2007 Wind River Systems <www.windriver.com>
4 * Copyright 2007 Embedded Specialties, Inc.
5 * Joe Hamman <joe.hamman@embeddedspecialties.com>
6 *
7 * Copyright 2006 Freescale Semiconductor.
8 *
9 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
c646bba6
JH
10 */
11
12/*
13 * SBC8641D board configuration file
14 *
15 * Make sure you change the MAC address and other network params first,
92ac5208 16 * search for CONFIG_SERVERIP, etc in this file.
c646bba6
JH
17 */
18
19#ifndef __CONFIG_H
20#define __CONFIG_H
21
22/* High Level Configuration Options */
c646bba6
JH
23#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
24
25#ifdef RUN_DIAG
6d0f6bcf 26#define CONFIG_SYS_DIAG_ADDR 0xff800000
c646bba6
JH
27#endif
28
6d0f6bcf 29#define CONFIG_SYS_RESET_ADDRESS 0xfff00100
c646bba6 30
1266df88
BB
31/*
32 * virtual address to be used for temporary mappings. There
33 * should be 128k free at this VA.
34 */
35#define CONFIG_SYS_SCRATCH_VA 0xe8000000
36
7cee1dfd
KG
37#define CONFIG_SYS_SRIO
38#define CONFIG_SRIO1 /* SRIO port 1 */
39
b38eaec5
RD
40#define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
41#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
cca34967 42#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
842033e6 43#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
c646bba6 44
c646bba6
JH
45#define CONFIG_ENV_OVERWRITE
46
4bbfd3e2 47#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
23f935c0 48
c646bba6 49#undef CONFIG_SPD_EEPROM /* Do not use SPD EEPROM for DDR setup*/
53677ef1 50#undef CONFIG_DDR_ECC /* only for ECC DDR module */
c646bba6
JH
51#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
52#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
c646bba6
JH
53#define CACHE_LINE_INTERLEAVING 0x20000000
54#define PAGE_INTERLEAVING 0x21000000
55#define BANK_INTERLEAVING 0x22000000
56#define SUPER_BANK_INTERLEAVING 0x23000000
57
c646bba6
JH
58#define CONFIG_ALTIVEC 1
59
60/*
61 * L2CR setup -- make sure this is right for your board!
62 */
6d0f6bcf 63#define CONFIG_SYS_L2
c646bba6
JH
64#define L2_INIT 0
65#define L2_ENABLE (L2CR_L2E)
66
67#ifndef CONFIG_SYS_CLK_FREQ
68#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
69#endif
70
6d0f6bcf 71#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
c646bba6
JH
72
73/*
74 * Base addresses -- Note these are effective addresses where the
75 * actual resources get mapped (not physical addresses)
76 */
6d0f6bcf
JCPV
77#define CONFIG_SYS_CCSRBAR 0xf8000000 /* relocated CCSRBAR */
78#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
c646bba6 79
f698738e
JL
80#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
81#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
ad19e7a5 82#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW
f698738e 83
c646bba6
JH
84/*
85 * DDR Setup
86 */
6d0f6bcf
JCPV
87#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */
88#define CONFIG_SYS_DDR_SDRAM_BASE2 0x10000000 /* DDR bank 2 */
89#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
90#define CONFIG_SYS_SDRAM_BASE2 CONFIG_SYS_DDR_SDRAM_BASE2
1266df88 91#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
c646bba6
JH
92#define CONFIG_VERY_BIG_RAM
93
9bd4e591
KG
94#define CONFIG_DIMM_SLOTS_PER_CTLR 2
95#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
96
c646bba6
JH
97#if defined(CONFIG_SPD_EEPROM)
98 /*
99 * Determine DDR configuration from I2C interface.
100 */
101 #define SPD_EEPROM_ADDRESS1 0x51 /* DDR DIMM */
102 #define SPD_EEPROM_ADDRESS2 0x52 /* DDR DIMM */
103 #define SPD_EEPROM_ADDRESS3 0x53 /* DDR DIMM */
104 #define SPD_EEPROM_ADDRESS4 0x54 /* DDR DIMM */
105
106#else
107 /*
108 * Manually set up DDR1 & DDR2 parameters
109 */
110
6d0f6bcf
JCPV
111 #define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */
112
113 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
114 #define CONFIG_SYS_DDR_CS1_BNDS 0x00000000
115 #define CONFIG_SYS_DDR_CS2_BNDS 0x00000000
116 #define CONFIG_SYS_DDR_CS3_BNDS 0x00000000
117 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102
118 #define CONFIG_SYS_DDR_CS1_CONFIG 0x00000000
119 #define CONFIG_SYS_DDR_CS2_CONFIG 0x00000000
120 #define CONFIG_SYS_DDR_CS3_CONFIG 0x00000000
121 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
122 #define CONFIG_SYS_DDR_TIMING_0 0x00220802
123 #define CONFIG_SYS_DDR_TIMING_1 0x38377322
124 #define CONFIG_SYS_DDR_TIMING_2 0x002040c7
125 #define CONFIG_SYS_DDR_CFG_1A 0x43008008
126 #define CONFIG_SYS_DDR_CFG_2 0x24401000
127 #define CONFIG_SYS_DDR_MODE_1 0x23c00542
128 #define CONFIG_SYS_DDR_MODE_2 0x00000000
129 #define CONFIG_SYS_DDR_MODE_CTL 0x00000000
130 #define CONFIG_SYS_DDR_INTERVAL 0x05080100
131 #define CONFIG_SYS_DDR_DATA_INIT 0x00000000
132 #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
133 #define CONFIG_SYS_DDR_CFG_1B 0xC3008008
134
135 #define CONFIG_SYS_DDR2_CS0_BNDS 0x0010001F
136 #define CONFIG_SYS_DDR2_CS1_BNDS 0x00000000
137 #define CONFIG_SYS_DDR2_CS2_BNDS 0x00000000
138 #define CONFIG_SYS_DDR2_CS3_BNDS 0x00000000
139 #define CONFIG_SYS_DDR2_CS0_CONFIG 0x80010102
140 #define CONFIG_SYS_DDR2_CS1_CONFIG 0x00000000
141 #define CONFIG_SYS_DDR2_CS2_CONFIG 0x00000000
142 #define CONFIG_SYS_DDR2_CS3_CONFIG 0x00000000
143 #define CONFIG_SYS_DDR2_EXT_REFRESH 0x00000000
144 #define CONFIG_SYS_DDR2_TIMING_0 0x00220802
145 #define CONFIG_SYS_DDR2_TIMING_1 0x38377322
146 #define CONFIG_SYS_DDR2_TIMING_2 0x002040c7
147 #define CONFIG_SYS_DDR2_CFG_1A 0x43008008
148 #define CONFIG_SYS_DDR2_CFG_2 0x24401000
149 #define CONFIG_SYS_DDR2_MODE_1 0x23c00542
150 #define CONFIG_SYS_DDR2_MODE_2 0x00000000
151 #define CONFIG_SYS_DDR2_MODE_CTL 0x00000000
152 #define CONFIG_SYS_DDR2_INTERVAL 0x05080100
153 #define CONFIG_SYS_DDR2_DATA_INIT 0x00000000
154 #define CONFIG_SYS_DDR2_CLK_CTRL 0x03800000
155 #define CONFIG_SYS_DDR2_CFG_1B 0xC3008008
c646bba6 156
c646bba6
JH
157#endif
158
32628c50 159/* #define CONFIG_ID_EEPROM 1
c646bba6
JH
160#define ID_EEPROM_ADDR 0x57 */
161
162/*
163 * The SBC8641D contains 16MB flash space at ff000000.
164 */
6d0f6bcf 165#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
c646bba6
JH
166
167/* Flash */
6d0f6bcf
JCPV
168#define CONFIG_SYS_BR0_PRELIM 0xff001001 /* port size 16bit */
169#define CONFIG_SYS_OR0_PRELIM 0xff006e65 /* 16MB Boot Flash area */
c646bba6
JH
170
171/* 64KB EEPROM */
6d0f6bcf
JCPV
172#define CONFIG_SYS_BR1_PRELIM 0xf0000801 /* port size 16bit */
173#define CONFIG_SYS_OR1_PRELIM 0xffff6e65 /* 64K EEPROM area */
c646bba6
JH
174
175/* EPLD - User switches, board id, LEDs */
6d0f6bcf
JCPV
176#define CONFIG_SYS_BR2_PRELIM 0xf1000801 /* port size 16bit */
177#define CONFIG_SYS_OR2_PRELIM 0xfff06e65 /* EPLD (switches, board ID, LEDs) area */
c646bba6
JH
178
179/* Local bus SDRAM 128MB */
6d0f6bcf
JCPV
180#define CONFIG_SYS_BR3_PRELIM 0xe0001861 /* port size ?bit */
181#define CONFIG_SYS_OR3_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (1st half) */
182#define CONFIG_SYS_BR4_PRELIM 0xe4001861 /* port size ?bit */
183#define CONFIG_SYS_OR4_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (2nd half) */
c646bba6
JH
184
185/* Disk on Chip (DOC) 128MB */
6d0f6bcf
JCPV
186#define CONFIG_SYS_BR5_PRELIM 0xe8001001 /* port size ?bit */
187#define CONFIG_SYS_OR5_PRELIM 0xf8006e65 /* 128MB local bus SDRAM area (2nd half) */
c646bba6
JH
188
189/* LCD */
6d0f6bcf
JCPV
190#define CONFIG_SYS_BR6_PRELIM 0xf4000801 /* port size ?bit */
191#define CONFIG_SYS_OR6_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */
c646bba6
JH
192
193/* Control logic & misc peripherals */
6d0f6bcf
JCPV
194#define CONFIG_SYS_BR7_PRELIM 0xf2000801 /* port size ?bit */
195#define CONFIG_SYS_OR7_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */
c646bba6 196
6d0f6bcf
JCPV
197#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
198#define CONFIG_SYS_MAX_FLASH_SECT 131 /* sectors per device */
c646bba6 199
6d0f6bcf
JCPV
200#undef CONFIG_SYS_FLASH_CHECKSUM
201#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
202#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
14d0a02a 203#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
bf9a8c34 204#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
c646bba6 205
6d0f6bcf
JCPV
206#define CONFIG_SYS_WRITE_SWAPPED_DATA
207#define CONFIG_SYS_FLASH_EMPTY_INFO
c646bba6
JH
208
209#undef CONFIG_CLOCKS_IN_MHZ
210
6d0f6bcf
JCPV
211#define CONFIG_SYS_INIT_RAM_LOCK 1
212#ifndef CONFIG_SYS_INIT_RAM_LOCK
213#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
c646bba6 214#else
6d0f6bcf 215#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
c646bba6 216#endif
553f0982 217#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
c646bba6 218
25ddd1fb 219#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 220#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
c646bba6 221
ecdc3df6 222#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
7229c3c7 223#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
c646bba6
JH
224
225/* Serial Port */
6d0f6bcf
JCPV
226#define CONFIG_SYS_NS16550_SERIAL
227#define CONFIG_SYS_NS16550_REG_SIZE 1
228#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
c646bba6 229
6d0f6bcf 230#define CONFIG_SYS_BAUDRATE_TABLE \
c646bba6
JH
231 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
232
6d0f6bcf
JCPV
233#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
234#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
c646bba6 235
c646bba6
JH
236/*
237 * I2C
238 */
00f792e0
HS
239#define CONFIG_SYS_I2C
240#define CONFIG_SYS_I2C_FSL
241#define CONFIG_SYS_FSL_I2C_SPEED 400000
242#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
243#define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
244#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
c646bba6
JH
245
246/*
247 * RapidIO MMU
248 */
7cee1dfd
KG
249#define CONFIG_SYS_SRIO1_MEM_BASE 0xc0000000 /* base address */
250#define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BASE
251#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */
c646bba6
JH
252
253/*
254 * General PCI
255 * Addresses are mapped 1-1.
256 */
46f3e385
KG
257#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
258#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS
259#define CONFIG_SYS_PCIE1_MEM_VIRT CONFIG_SYS_PCIE1_MEM_BUS
260#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
261#define CONFIG_SYS_PCIE1_IO_BUS 0xe2000000
262#define CONFIG_SYS_PCIE1_IO_PHYS CONFIG_SYS_PCIE1_IO_BUS
263#define CONFIG_SYS_PCIE1_IO_VIRT CONFIG_SYS_PCIE1_IO_BUS
264#define CONFIG_SYS_PCIE1_IO_SIZE 0x1000000 /* 16M */
265
266#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
267#define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS
268#define CONFIG_SYS_PCIE2_MEM_VIRT CONFIG_SYS_PCIE2_MEM_BUS
269#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
270#define CONFIG_SYS_PCIE2_IO_BUS 0xe3000000
271#define CONFIG_SYS_PCIE2_IO_PHYS CONFIG_SYS_PCIE2_IO_BUS
272#define CONFIG_SYS_PCIE2_IO_VIRT CONFIG_SYS_PCIE2_IO_BUS
273#define CONFIG_SYS_PCIE2_IO_SIZE 0x1000000 /* 16M */
c646bba6
JH
274
275#if defined(CONFIG_PCI)
276
277#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
278
c646bba6
JH
279#undef CONFIG_EEPRO100
280#undef CONFIG_TULIP
281
282#if !defined(CONFIG_PCI_PNP)
283 #define PCI_ENET0_IOADDR 0xe0000000
284 #define PCI_ENET0_MEMADDR 0xe0000000
53677ef1 285 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
c646bba6
JH
286#endif
287
288#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
289
c646bba6
JH
290#ifdef CONFIG_SCSI_AHCI
291#define CONFIG_SATA_ULI5288
6d0f6bcf
JCPV
292#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
293#define CONFIG_SYS_SCSI_MAX_LUN 1
294#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
c646bba6
JH
295#endif
296
297#endif /* CONFIG_PCI */
298
299#if defined(CONFIG_TSEC_ENET)
c646bba6
JH
300#define CONFIG_TSEC1 1
301#define CONFIG_TSEC1_NAME "eTSEC1"
302#define CONFIG_TSEC2 1
303#define CONFIG_TSEC2_NAME "eTSEC2"
304#define CONFIG_TSEC3 1
305#define CONFIG_TSEC3_NAME "eTSEC3"
306#define CONFIG_TSEC4 1
307#define CONFIG_TSEC4_NAME "eTSEC4"
308
309#define TSEC1_PHY_ADDR 0x1F
310#define TSEC2_PHY_ADDR 0x00
311#define TSEC3_PHY_ADDR 0x01
312#define TSEC4_PHY_ADDR 0x02
313#define TSEC1_PHYIDX 0
314#define TSEC2_PHYIDX 0
315#define TSEC3_PHYIDX 0
316#define TSEC4_PHYIDX 0
3a79013e
AF
317#define TSEC1_FLAGS TSEC_GIGABIT
318#define TSEC2_FLAGS TSEC_GIGABIT
319#define TSEC3_FLAGS TSEC_GIGABIT
320#define TSEC4_FLAGS TSEC_GIGABIT
c646bba6 321
6d0f6bcf 322#define CONFIG_SYS_TBIPA_VALUE 0x1e /* Set TBI address not to conflict with TSEC1_PHY_ADDR */
c646bba6
JH
323
324#define CONFIG_ETHPRIME "eTSEC1"
325
326#endif /* CONFIG_TSEC_ENET */
327
328/*
329 * BAT0 2G Cacheable, non-guarded
330 * 0x0000_0000 2G DDR
331 */
6d0f6bcf
JCPV
332#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
333#define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP)
334#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE )
335#define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U
c646bba6
JH
336
337/*
338 * BAT1 1G Cache-inhibited, guarded
339 * 0x8000_0000 512M PCI-Express 1 Memory
340 * 0xa000_0000 512M PCI-Express 2 Memory
341 * Changed it for operating from 0xd0000000
342 */
46f3e385 343#define CONFIG_SYS_DBAT1L ( CONFIG_SYS_PCIE1_MEM_PHYS | BATL_PP_RW \
c646bba6 344 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
46f3e385
KG
345#define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_256M | BATU_VS | BATU_VP)
346#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCIE1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
6d0f6bcf 347#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
c646bba6
JH
348
349/*
350 * BAT2 512M Cache-inhibited, guarded
351 * 0xc000_0000 512M RapidIO Memory
352 */
7cee1dfd 353#define CONFIG_SYS_DBAT2L (CONFIG_SYS_SRIO1_MEM_BASE | BATL_PP_RW \
c646bba6 354 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
7cee1dfd
KG
355#define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M | BATU_VS | BATU_VP)
356#define CONFIG_SYS_IBAT2L (CONFIG_SYS_SRIO1_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
6d0f6bcf 357#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
c646bba6
JH
358
359/*
360 * BAT3 4M Cache-inhibited, guarded
361 * 0xf800_0000 4M CCSR
362 */
6d0f6bcf 363#define CONFIG_SYS_DBAT3L ( CONFIG_SYS_CCSRBAR | BATL_PP_RW \
c646bba6 364 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
6d0f6bcf
JCPV
365#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP)
366#define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
367#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
c646bba6 368
f698738e
JL
369#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
370#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
371 | BATL_PP_RW | BATL_CACHEINHIBIT \
372 | BATL_GUARDEDSTORAGE)
373#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
374 | BATU_BL_1M | BATU_VS | BATU_VP)
375#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
376 | BATL_PP_RW | BATL_CACHEINHIBIT)
377#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
378#endif
379
c646bba6
JH
380/*
381 * BAT4 32M Cache-inhibited, guarded
382 * 0xe200_0000 16M PCI-Express 1 I/O
383 * 0xe300_0000 16M PCI-Express 2 I/0
384 * Note that this is at 0xe0000000
385 */
46f3e385 386#define CONFIG_SYS_DBAT4L ( CONFIG_SYS_PCIE1_IO_PHYS | BATL_PP_RW \
c646bba6 387 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
46f3e385
KG
388#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_32M | BATU_VS | BATU_VP)
389#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
6d0f6bcf 390#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
c646bba6
JH
391
392/*
393 * BAT5 128K Cacheable, non-guarded
394 * 0xe401_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
395 */
6d0f6bcf
JCPV
396#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
397#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
398#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
399#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
c646bba6
JH
400
401/*
402 * BAT6 32M Cache-inhibited, guarded
403 * 0xfe00_0000 32M FLASH
404 */
6d0f6bcf 405#define CONFIG_SYS_DBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW \
c646bba6 406 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
6d0f6bcf
JCPV
407#define CONFIG_SYS_DBAT6U ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP)
408#define CONFIG_SYS_IBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE)
409#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
c646bba6 410
bf9a8c34
BB
411/* Map the last 1M of flash where we're running from reset */
412#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
413 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
14d0a02a 414#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
bf9a8c34
BB
415#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
416 | BATL_MEMCOHERENCE)
417#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
418
6d0f6bcf
JCPV
419#define CONFIG_SYS_DBAT7L 0x00000000
420#define CONFIG_SYS_DBAT7U 0x00000000
421#define CONFIG_SYS_IBAT7L 0x00000000
422#define CONFIG_SYS_IBAT7U 0x00000000
c646bba6
JH
423
424/*
425 * Environment
426 */
c646bba6
JH
427
428#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 429#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
c646bba6 430
c646bba6
JH
431#undef CONFIG_WATCHDOG /* watchdog disabled */
432
433/*
434 * Miscellaneous configurable options
435 */
6d0f6bcf 436#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
c646bba6 437
c646bba6
JH
438/*
439 * For booting Linux, the board info and command line data
440 * have to be in the first 8 MB of memory, since this is
441 * the maximum mapped by the Linux kernel during initialization.
442 */
6d0f6bcf 443#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
c646bba6
JH
444
445/* Cache Configuration */
6d0f6bcf
JCPV
446#define CONFIG_SYS_DCACHE_SIZE 32768
447#define CONFIG_SYS_CACHELINE_SIZE 32
30b52df9 448#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 449#define CONFIG_SYS_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
c646bba6
JH
450#endif
451
30b52df9 452#if defined(CONFIG_CMD_KGDB)
c646bba6 453#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
c646bba6
JH
454#endif
455
456/*
457 * Environment Configuration
458 */
459
10327dc5 460#define CONFIG_HAS_ETH0 1
c646bba6
JH
461#define CONFIG_HAS_ETH1 1
462#define CONFIG_HAS_ETH2 1
463#define CONFIG_HAS_ETH3 1
464
465#define CONFIG_IPADDR 192.168.0.50
466
5bc0543d 467#define CONFIG_HOSTNAME "sbc8641d"
8b3637c6 468#define CONFIG_ROOTPATH "/opt/eldk/ppc_74xx"
b3f44c21 469#define CONFIG_BOOTFILE "uImage"
c646bba6
JH
470
471#define CONFIG_SERVERIP 192.168.0.2
472#define CONFIG_GATEWAYIP 192.168.0.1
473#define CONFIG_NETMASK 255.255.255.0
474
475/* default location for tftp and bootm */
476#define CONFIG_LOADADDR 1000000
477
c646bba6
JH
478#define CONFIG_EXTRA_ENV_SETTINGS \
479 "netdev=eth0\0" \
480 "consoledev=ttyS0\0" \
481 "ramdiskaddr=2000000\0" \
482 "ramdiskfile=uRamdisk\0" \
483 "dtbaddr=400000\0" \
484 "dtbfile=sbc8641d.dtb\0" \
485 "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
486 "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
487 "maxcpus=1"
488
489#define CONFIG_NFSBOOTCOMMAND \
490 "setenv bootargs root=/dev/nfs rw " \
491 "nfsroot=$serverip:$rootpath " \
492 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
493 "console=$consoledev,$baudrate $othbootargs;" \
494 "tftp $loadaddr $bootfile;" \
495 "tftp $dtbaddr $dtbfile;" \
496 "bootm $loadaddr - $dtbaddr"
497
498#define CONFIG_RAMBOOTCOMMAND \
499 "setenv bootargs root=/dev/ram rw " \
500 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
501 "console=$consoledev,$baudrate $othbootargs;" \
502 "tftp $ramdiskaddr $ramdiskfile;" \
503 "tftp $loadaddr $bootfile;" \
504 "tftp $dtbaddr $dtbfile;" \
505 "bootm $loadaddr $ramdiskaddr $dtbaddr"
506
507#define CONFIG_FLASHBOOTCOMMAND \
508 "setenv bootargs root=/dev/ram rw " \
509 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
510 "console=$consoledev,$baudrate $othbootargs;" \
511 "bootm ffd00000 ffb00000 ffa00000"
512
513#define CONFIG_BOOTCOMMAND CONFIG_FLASHBOOTCOMMAND
514
515#endif /* __CONFIG_H */