]> git.ipfire.org Git - u-boot.git/blame - include/configs/stxgp3.h
powerpc/85xx: introduce and document CONFIG_SYS_CCSRBAR macros
[u-boot.git] / include / configs / stxgp3.h
CommitLineData
7abf0c58
WD
1/*
2 * (C) Copyright 2003 Embedded Edge, LLC
3 * Dan Malek <dan@embeddededge.com>
4 * Copied from ADS85xx.
5 * Updates for Silicon Tx GP3 8560 board.
6 *
7 * (C) Copyright 2002,2003 Motorola,Inc.
8 * Xianghua Xiao <X.Xiao@motorola.com>
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29/* mpc8560ads board configuration file */
30/* please refer to doc/README.mpc85xx for more info */
31/* make sure you change the MAC address and other network params first,
32 * search for CONFIG_ETHADDR,CONFIG_SERVERIP,etc in this file
33 */
34
35#ifndef __CONFIG_H
36#define __CONFIG_H
37
38/* High Level Configuration Options */
39#define CONFIG_BOOKE 1 /* BOOKE */
40#define CONFIG_E500 1 /* BOOKE e500 family */
41#define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
9c4c5ae3 42#define CONFIG_CPM2 1 /* has CPM2 */
7abf0c58 43#define CONFIG_STXGP3 1 /* Silicon Tx GPPP board specific*/
f060054d 44#define CONFIG_MPC8560 1
7abf0c58 45
2ae18241
WD
46#define CONFIG_SYS_TEXT_BASE 0xfff80000
47
53677ef1
WD
48#undef CONFIG_PCI /* pci ethernet support */
49#define CONFIG_TSEC_ENET /* tsec ethernet support*/
7abf0c58
WD
50#undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
51#define CONFIG_ENV_OVERWRITE
9aea9530 52
572b13af 53#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
7abf0c58 54
9aea9530 55/* sysclk for MPC85xx
7abf0c58 56 */
7abf0c58
WD
57
58#define CONFIG_SYS_CLK_FREQ 33333333 /* most pci cards are 33Mhz */
59
60/* Blinkin' LEDs for Robert :-)
61*/
62#define CONFIG_SHOW_ACTIVITY 1
63
9aea9530
WD
64/*
65 * These can be toggled for performance analysis, otherwise use default.
66 */
7abf0c58 67#define CONFIG_L2_CACHE /* toggle L2 cache */
9aea9530 68#define CONFIG_BTB /* toggle branch predition */
7abf0c58 69
9aea9530 70#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
004eca0c 71#define CONFIG_RESET_PHY_R 1 /* Call reset_phy() */
7abf0c58 72
6d0f6bcf
JCPV
73#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
74#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
75#define CONFIG_SYS_MEMTEST_END 0x00400000
7abf0c58 76
7abf0c58
WD
77
78/* Localbus SDRAM is an option, not all boards have it.
9aea9530
WD
79 * This address, however, is used to configure a 256M local bus
80 * window that includes the Config latch below.
81 */
6d0f6bcf
JCPV
82#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
83#define CONFIG_SYS_LBC_SDRAM_SIZE 256 /* LBC SDRAM is 64MB */
7abf0c58 84
6d0f6bcf
JCPV
85#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
86#define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */
7abf0c58 87
6d0f6bcf
JCPV
88#define CONFIG_SYS_OR0_PRELIM 0xff000ff7 /* 16 MB Flash */
89#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
90#define CONFIG_SYS_MAX_FLASH_SECT 136 /* sectors per device */
91#undef CONFIG_SYS_FLASH_CHECKSUM
92#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Timeout for Flash Erase (in ms) */
93#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
7abf0c58
WD
94
95/* The configuration latch is Chip Select 1.
9aea9530 96 * It's an 8-bit latch in the lower 8 bits of the word.
7abf0c58 97 */
6d0f6bcf
JCPV
98#define CONFIG_SYS_BR1_PRELIM 0xfc001801 /* 32-bit port */
99#define CONFIG_SYS_OR1_PRELIM 0xffff0ff7 /* 64K is enough */
100#define CONFIG_SYS_LBC_LCLDEVS_BASE 0xfc000000 /* Base of localbus devices */
7abf0c58 101
14d0a02a 102#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
7abf0c58 103
6d0f6bcf
JCPV
104#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
105#define CONFIG_SYS_RAMBOOT
7abf0c58 106#else
6d0f6bcf 107#undef CONFIG_SYS_RAMBOOT
7abf0c58
WD
108#endif
109
6d0f6bcf
JCPV
110#ifdef CONFIG_SYS_RAMBOOT
111#define CONFIG_SYS_CCSRBAR_DEFAULT 0x40000000 /* CCSRBAR by BDI cfg */
7abf0c58 112#endif
e46fedfe
TT
113#define CONFIG_SYS_CCSRBAR 0xfdf00000
114#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
7abf0c58 115
c360d9b9
KG
116/* DDR Setup */
117#define CONFIG_FSL_DDR1
118#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
119#define CONFIG_DDR_SPD
120#undef CONFIG_FSL_DDR_INTERACTIVE
7abf0c58 121
c360d9b9 122#undef CONFIG_DDR_ECC /* only for ECC DDR module */
810c4427 123#define CONFIG_SYS_FSL_ERRATUM_DDR_MSYNC_IN /* possible DLL fix needed */
c360d9b9 124#define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
7abf0c58 125
c360d9b9
KG
126#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
127
6d0f6bcf
JCPV
128#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
129#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
9aea9530 130
c360d9b9
KG
131#define CONFIG_NUM_DDR_CONTROLLERS 1
132#define CONFIG_DIMM_SLOTS_PER_CTLR 1
133#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
134
135/* I2C addresses of SPD EEPROMs */
136#define SPD_EEPROM_ADDRESS 0x54 /* CTLR 0 DIMM 0 */
7abf0c58
WD
137
138#undef CONFIG_CLOCKS_IN_MHZ
139
140/* local bus definitions */
6d0f6bcf
JCPV
141#define CONFIG_SYS_BR2_PRELIM 0xf8001861 /* 64MB localbus SDRAM */
142#define CONFIG_SYS_OR2_PRELIM 0xfc006901
143#define CONFIG_SYS_LBC_LCRR 0x00030004 /* local bus freq */
144#define CONFIG_SYS_LBC_LBCR 0x00000000
145#define CONFIG_SYS_LBC_LSRT 0x20000000
146#define CONFIG_SYS_LBC_MRTPR 0x20000000
147#define CONFIG_SYS_LBC_LSDMR_1 0x2861b723
148#define CONFIG_SYS_LBC_LSDMR_2 0x0861b723
149#define CONFIG_SYS_LBC_LSDMR_3 0x0861b723
150#define CONFIG_SYS_LBC_LSDMR_4 0x1861b723
151#define CONFIG_SYS_LBC_LSDMR_5 0x4061b723
7abf0c58 152
6d0f6bcf
JCPV
153#define CONFIG_SYS_INIT_RAM_LOCK 1
154#define CONFIG_SYS_INIT_RAM_ADDR 0x60000000 /* Initial RAM address */
553f0982 155#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
7abf0c58 156
25ddd1fb 157#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 158#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
7abf0c58 159
6d0f6bcf
JCPV
160#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
161#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
7abf0c58
WD
162
163/* Serial Port */
53677ef1
WD
164#define CONFIG_CONS_ON_SCC /* define if console on SCC */
165#undef CONFIG_CONS_NONE /* define if console on something else */
166#define CONFIG_CONS_INDEX 2 /* which serial channel for console */
7abf0c58 167
53677ef1 168#define CONFIG_BAUDRATE 38400
7abf0c58 169
6d0f6bcf 170#define CONFIG_SYS_BAUDRATE_TABLE \
7abf0c58
WD
171 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
172
173/* Use the HUSH parser */
6d0f6bcf
JCPV
174#define CONFIG_SYS_HUSH_PARSER
175#ifdef CONFIG_SYS_HUSH_PARSER
176#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
7abf0c58
WD
177#endif
178
20476726
JL
179/*
180 * I2C
181 */
182#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
183#define CONFIG_HARD_I2C /* I2C with hardware support*/
7abf0c58 184#undef CONFIG_SOFT_I2C /* I2C bit-banged */
6d0f6bcf
JCPV
185#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
186#define CONFIG_SYS_I2C_SLAVE 0x7F
7abf0c58 187#if 0
6d0f6bcf 188#define CONFIG_SYS_I2C_NOPROBES {0x00} /* Don't probe these addrs */
7abf0c58
WD
189#else
190/* I did the 'if 0' so we could keep the syntax above if ever needed. */
6d0f6bcf 191#undef CONFIG_SYS_I2C_NOPROBES
7abf0c58 192#endif
6d0f6bcf 193#define CONFIG_SYS_I2C_OFFSET 0x3000
7abf0c58 194
9aea9530
WD
195/* RapdIO Map configuration, mapped 1:1.
196*/
6d0f6bcf
JCPV
197#define CONFIG_SYS_RIO_MEM_BASE 0xc0000000
198#define CONFIG_SYS_RIO_MEM_PHYS CONFIG_SYS_RIO_MEM_BASE
199#define CONFIG_SYS_RIO_MEM_SIZE 0x200000000 /* 512 M */
9aea9530
WD
200
201/* Standard 8560 PCI addressing, mapped 1:1.
202*/
6d0f6bcf
JCPV
203#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
204#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
205#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
206#define CONFIG_SYS_PCI1_IO_BASE 0xe2000000
207#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
208#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16 M */
7abf0c58 209
53677ef1 210#if defined(CONFIG_PCI) /* PCI Ethernet card */
9aea9530 211
7abf0c58 212#define CONFIG_NET_MULTI
53677ef1 213#define CONFIG_PCI_PNP /* do pci plug-and-play */
9aea9530
WD
214
215#undef CONFIG_EEPRO100
216#undef CONFIG_TULIP
217
218#if !defined(CONFIG_PCI_PNP)
53677ef1 219 #define PCI_ENET0_IOADDR 0xe0000000
7abf0c58 220 #define PCI_ENET0_MEMADDR 0xe0000000
53677ef1 221 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
7abf0c58 222#endif
9aea9530
WD
223
224#undef CONFIG_PCI_SCAN_SHOW
6d0f6bcf 225#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
9aea9530
WD
226
227#endif /* CONFIG_PCI */
228
229#if defined(CONFIG_TSEC_ENET)
230
231#ifndef CONFIG_NET_MULTI
53677ef1 232#define CONFIG_NET_MULTI 1
9aea9530
WD
233#endif
234
7abf0c58 235#define CONFIG_MII 1 /* MII PHY management */
9aea9530 236
255a3577
KP
237#define CONFIG_TSEC1 1
238#define CONFIG_TSEC1_NAME "TSEC0"
239#define CONFIG_TSEC2 1
240#define CONFIG_TSEC2_NAME "TSEC1"
9aea9530
WD
241
242#define TSEC1_PHY_ADDR 2
243#define TSEC2_PHY_ADDR 4
244#define TSEC1_PHYIDX 0
245#define TSEC2_PHYIDX 0
3a79013e
AF
246#define TSEC1_FLAGS TSEC_GIGABIT
247#define TSEC2_FLAGS TSEC_GIGABIT
d9b94f28 248#define CONFIG_ETHPRIME "TSEC0"
9aea9530 249
7abf0c58 250#elif defined(CONFIG_ETHER_ON_FCC) /* CPM FCC Ethernet */
9aea9530 251
7abf0c58
WD
252#define CONFIG_ETHER_ON_FCC2 /* define if ether on FCC */
253#undef CONFIG_ETHER_NONE /* define if ether on something else */
254#define CONFIG_ETHER_INDEX 2 /* which channel for ether */
9aea9530
WD
255
256#if (CONFIG_ETHER_INDEX == 2)
7abf0c58
WD
257 /*
258 * - Rx-CLK is CLK13
259 * - Tx-CLK is CLK14
260 * - Select bus for bd/buffers
261 * - Full duplex
262 */
6d0f6bcf
JCPV
263 #define CONFIG_SYS_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
264 #define CONFIG_SYS_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
265 #define CONFIG_SYS_CPMFCR_RAMTYPE 0
7abf0c58 266#if 0
6d0f6bcf 267 #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE)
7abf0c58 268#else
6d0f6bcf 269 #define CONFIG_SYS_FCC_PSMR 0
7abf0c58
WD
270#endif
271 #define FETH2_RST 0x01
9aea9530 272#elif (CONFIG_ETHER_INDEX == 3)
7abf0c58
WD
273 /* need more definitions here for FE3 */
274 #define FETH3_RST 0x80
53677ef1 275#endif /* CONFIG_ETHER_INDEX */
9aea9530
WD
276
277/* MDIO is done through the TSEC0 control.
278*/
7abf0c58
WD
279#define CONFIG_MII /* MII PHY management */
280#undef CONFIG_BITBANGMII /* bit-bang MII PHY management */
7abf0c58 281
7abf0c58
WD
282#endif
283
284/* Environment */
285/* We use the top boot sector flash, so we have some 16K sectors for env
7abf0c58 286 */
6d0f6bcf 287#ifndef CONFIG_SYS_RAMBOOT
5a1aceb0 288 #define CONFIG_ENV_IS_IN_FLASH 1
6d0f6bcf 289 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x60000)
0e8d1586
JCPV
290 #define CONFIG_ENV_SECT_SIZE 0x4000 /* 16K (one top sector) for env */
291 #define CONFIG_ENV_SIZE 0x2000
7abf0c58 292#else
6d0f6bcf 293 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
93f6d725 294 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
6d0f6bcf 295 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
0e8d1586 296 #define CONFIG_ENV_SIZE 0x2000
7abf0c58
WD
297#endif
298
299#define CONFIG_BOOTARGS "root=/dev/nfs rw ip=any console=ttyS1,38400"
9aea9530 300#define CONFIG_BOOTCOMMAND "bootm 0xff000000 0xff100000"
7abf0c58
WD
301#define CONFIG_BOOTDELAY 3 /* -1 disable autoboot */
302
303#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 304#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
7abf0c58 305
079a136c
JL
306/*
307 * BOOTP options
308 */
309#define CONFIG_BOOTP_BOOTFILESIZE
310#define CONFIG_BOOTP_BOOTPATH
311#define CONFIG_BOOTP_GATEWAY
312#define CONFIG_BOOTP_HOSTNAME
313
314
2835e518
JL
315/*
316 * Command line configuration.
317 */
318#include <config_cmd_default.h>
319
320#define CONFIG_CMD_PING
321#define CONFIG_CMD_I2C
199e262e 322#define CONFIG_CMD_REGINFO
2835e518 323
6d0f6bcf 324#if defined(CONFIG_SYS_RAMBOOT)
bdab39d3 325 #undef CONFIG_CMD_SAVEENV
2835e518 326 #undef CONFIG_CMD_LOADS
7abf0c58 327#else
2835e518
JL
328 #define CONFIG_CMD_ELF
329#endif
330
331#if defined(CONFIG_PCI)
332 #define CONFIG_CMD_PCI
7abf0c58 333#endif
2835e518
JL
334
335#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
336 #define CONFIG_CMD_MII
337#endif
338
7abf0c58
WD
339
340#undef CONFIG_WATCHDOG /* watchdog disabled */
341
342/*
343 * Miscellaneous configurable options
344 */
6d0f6bcf
JCPV
345#define CONFIG_SYS_LONGHELP /* undef to save memory */
346#define CONFIG_SYS_PROMPT "GPPP=> " /* Monitor Command Prompt */
2835e518 347#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 348#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
7abf0c58 349#else
6d0f6bcf 350#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
7abf0c58 351#endif
6d0f6bcf
JCPV
352#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
353#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
354#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
355#define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */
356#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
7abf0c58
WD
357
358/*
359 * For booting Linux, the board info and command line data
360 * have to be in the first 8 MB of memory, since this is
361 * the maximum mapped by the Linux kernel during initialization.
362 */
6d0f6bcf 363#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
7abf0c58 364
2835e518 365#if defined(CONFIG_CMD_KGDB)
7abf0c58
WD
366#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
367#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
368#endif
369
370/*Note: change below for your network setting!!! */
371#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
10327dc5 372#define CONFIG_HAS_ETH0
53677ef1 373#define CONFIG_ETHADDR 00:e0:0c:07:9b:8a
e2ffd59b 374#define CONFIG_HAS_ETH1
53677ef1 375#define CONFIG_ETH1ADDR 00:e0:0c:07:9b:8b
e2ffd59b 376#define CONFIG_HAS_ETH2
53677ef1 377#define CONFIG_ETH2ADDR 00:e0:0c:07:9b:8c
7abf0c58
WD
378#endif
379
53677ef1
WD
380#define CONFIG_SERVERIP 192.168.85.1
381#define CONFIG_IPADDR 192.168.85.60
7abf0c58
WD
382#define CONFIG_GATEWAYIP 192.168.85.1
383#define CONFIG_NETMASK 255.255.255.0
53677ef1
WD
384#define CONFIG_HOSTNAME STX_GP3
385#define CONFIG_ROOTPATH /gppproot
386#define CONFIG_BOOTFILE uImage
9aea9530 387#define CONFIG_LOADADDR 0x1000000
7abf0c58
WD
388
389#endif /* __CONFIG_H */