]> git.ipfire.org Git - u-boot.git/blame - include/configs/stxssa.h
Rename CONFIG_SYS_INIT_RAM_END into CONFIG_SYS_INIT_RAM_SIZE
[u-boot.git] / include / configs / stxssa.h
CommitLineData
35171dc0
DM
1/*
2 * (C) Copyright 2005 Embedded Alley Solutions, Inc.
3 * Dan Malek <dan@embeddedalley.com>
4 * Copied from STx GP3.
5 * Updates for Silicon Tx GP3 SSA board.
6 *
7 * (C) Copyright 2002,2003 Motorola,Inc.
8 * Xianghua Xiao <X.Xiao@motorola.com>
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29/* mpc8560ads board configuration file */
30/* please refer to doc/README.mpc85xx for more info */
31/* make sure you change the MAC address and other network params first,
32 * search for CONFIG_ETHADDR,CONFIG_SERVERIP,etc in this file
33 */
34
35#ifndef __CONFIG_H
36#define __CONFIG_H
37
38/* High Level Configuration Options */
39#define CONFIG_BOOKE 1 /* BOOKE */
40#define CONFIG_E500 1 /* BOOKE e500 family */
41#define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
42#define CONFIG_CPM2 1 /* has CPM2 */
43#define CONFIG_STXSSA 1 /* Silicon Tx GPPP SSA board specific*/
f060054d 44#define CONFIG_MPC8560 1
35171dc0 45
2ae18241
WD
46#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
47
f1152f8c
WD
48#define CONFIG_PCI /* PCI ethernet support */
49#define CONFIG_TSEC_ENET /* tsec ethernet support*/
50#undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
35171dc0 51#define CONFIG_ENV_OVERWRITE
35171dc0 52
572b13af 53#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
35171dc0
DM
54
55/* sysclk for MPC85xx
56 */
57
f1152f8c 58#define CONFIG_SYS_CLK_FREQ 33000000 /* most pci cards are 33Mhz */
35171dc0
DM
59
60/* Blinkin' LEDs for Robert :-)
61*/
62#define CONFIG_SHOW_ACTIVITY 1
63
64/*
65 * These can be toggled for performance analysis, otherwise use default.
66 */
f1152f8c
WD
67#define CONFIG_L2_CACHE /* toggle L2 cache */
68#define CONFIG_BTB /* toggle branch predition */
35171dc0 69
53677ef1 70#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
35171dc0 71
6d0f6bcf
JCPV
72#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
73#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
74#define CONFIG_SYS_MEMTEST_END 0x00400000
35171dc0
DM
75
76
f1152f8c 77/* Localbus connector. There are many options that can be
35171dc0
DM
78 * connected here, including sdram or lots of flash.
79 * This address, however, is used to configure a 256M local bus
80 * window that includes the Config latch below.
81 */
6d0f6bcf
JCPV
82#define CONFIG_SYS_LBC_OPTION_BASE 0xF0000000 /* Localbus Extension */
83#define CONFIG_SYS_LBC_OPTION_SIZE 256 /* 256MB */
35171dc0
DM
84
85/* There are various flash options used, we configure for the largest,
86 * which is 64Mbytes. The CFI works fine and will discover the proper
87 * sizes.
88 */
ee152983 89#ifdef CONFIG_STXSSA_4M
6d0f6bcf 90#define CONFIG_SYS_FLASH_BASE 0xFFC00000 /* start of 4 MiB flash */
ee152983 91#else
6d0f6bcf 92#define CONFIG_SYS_FLASH_BASE 0xFC000000 /* start of 64 MiB flash */
ee152983 93#endif
6d0f6bcf
JCPV
94#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | 0x1801) /* port size 32bit */
95#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_FLASH_BASE | 0x0FF7)
35171dc0 96
6d0f6bcf 97#define CONFIG_SYS_FLASH_CFI 1
00b1883a 98#define CONFIG_FLASH_CFI_DRIVER 1
6d0f6bcf
JCPV
99#undef CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* use buffered writes (20x faster) */
100#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
101#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
35171dc0 102
6d0f6bcf 103#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
35171dc0 104
6d0f6bcf 105#define CONFIG_SYS_FLASH_PROTECTION
35171dc0
DM
106
107/* The configuration latch is Chip Select 1.
108 * It's an 8-bit latch in the lower 8 bits of the word.
109 */
6d0f6bcf
JCPV
110#define CONFIG_SYS_LBC_CFGLATCH_BASE 0xFB000000 /* Base of config latch */
111#define CONFIG_SYS_BR1_PRELIM 0xFB001801 /* 32-bit port */
112#define CONFIG_SYS_OR1_PRELIM 0xFFFF0FF7 /* 64K is enough */
35171dc0 113
14d0a02a 114#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
35171dc0 115
6d0f6bcf
JCPV
116#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
117#define CONFIG_SYS_RAMBOOT
35171dc0 118#else
6d0f6bcf 119#undef CONFIG_SYS_RAMBOOT
35171dc0
DM
120#endif
121
6d0f6bcf
JCPV
122#ifdef CONFIG_SYS_RAMBOOT
123#define CONFIG_SYS_CCSRBAR_DEFAULT 0x40000000 /* CCSRBAR by BDI cfg */
35171dc0 124#else
6d0f6bcf 125#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
35171dc0 126#endif
6d0f6bcf
JCPV
127#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
128#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
129#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
35171dc0 130
0e7927db
KG
131/* DDR Setup */
132#define CONFIG_FSL_DDR1
133#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
134#define CONFIG_DDR_SPD
135#undef CONFIG_FSL_DDR_INTERACTIVE
35171dc0 136
0e7927db
KG
137#undef CONFIG_DDR_ECC /* only for ECC DDR module */
138#undef CONFIG_DDR_DLL /* possible DLL fix needed */
139#define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
35171dc0 140
0e7927db
KG
141#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
142
6d0f6bcf
JCPV
143#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
144#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
35171dc0 145
0e7927db
KG
146#define CONFIG_NUM_DDR_CONTROLLERS 1
147#define CONFIG_DIMM_SLOTS_PER_CTLR 1
148#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
149
150/* I2C addresses of SPD EEPROMs */
151#define SPD_EEPROM_ADDRESS 0x54 /* CTLR 0 DIMM 0 */
35171dc0
DM
152
153#undef CONFIG_CLOCKS_IN_MHZ
154
155/* local bus definitions */
6d0f6bcf
JCPV
156#define CONFIG_SYS_BR2_PRELIM 0xf8001861 /* 64MB localbus SDRAM */
157#define CONFIG_SYS_OR2_PRELIM 0xfc006901
158#define CONFIG_SYS_LBC_LCRR 0x00030004 /* local bus freq */
159#define CONFIG_SYS_LBC_LBCR 0x00000000
160#define CONFIG_SYS_LBC_LSRT 0x20000000
161#define CONFIG_SYS_LBC_MRTPR 0x20000000
162#define CONFIG_SYS_LBC_LSDMR_1 0x2861b723
163#define CONFIG_SYS_LBC_LSDMR_2 0x0861b723
164#define CONFIG_SYS_LBC_LSDMR_3 0x0861b723
165#define CONFIG_SYS_LBC_LSDMR_4 0x1861b723
166#define CONFIG_SYS_LBC_LSDMR_5 0x4061b723
35171dc0 167
6d0f6bcf
JCPV
168#define CONFIG_SYS_INIT_RAM_LOCK 1
169#define CONFIG_SYS_INIT_RAM_ADDR 0x60000000 /* Initial RAM address */
553f0982 170#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
35171dc0 171
6d0f6bcf 172#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
553f0982 173#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_GBL_DATA_SIZE)
6d0f6bcf 174#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
35171dc0 175
6d0f6bcf
JCPV
176#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
177#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
35171dc0
DM
178
179/* Serial Port */
180#define CONFIG_CONS_INDEX 2
6d0f6bcf
JCPV
181#define CONFIG_SYS_NS16550
182#define CONFIG_SYS_NS16550_SERIAL
183#define CONFIG_SYS_NS16550_REG_SIZE 1
184#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
35171dc0 185
6d0f6bcf 186#define CONFIG_SYS_BAUDRATE_TABLE \
35171dc0
DM
187 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
188
6d0f6bcf
JCPV
189#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
190#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
35171dc0 191
c64a89d6 192#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
5be58f5f 193#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
6d0f6bcf
JCPV
194#define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
195#ifdef CONFIG_SYS_HUSH_PARSER
196#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
35171dc0
DM
197#endif
198
e1893815
WD
199/*
200 * I2C
201 */
35171dc0 202#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
f1152f8c 203#define CONFIG_HARD_I2C /* I2C with hardware support*/
35171dc0 204#undef CONFIG_SOFT_I2C /* I2C bit-banged */
6d0f6bcf
JCPV
205#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
206#define CONFIG_SYS_I2C_SLAVE 0x7F
207#undef CONFIG_SYS_I2C_NOPROBES
208#define CONFIG_SYS_I2C_OFFSET 0x3000
35171dc0 209
e1893815
WD
210/* I2C RTC */
211#define CONFIG_RTC_DS1337 /* This is really a DS1339 RTC */
6d0f6bcf 212#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
e1893815 213
f1152f8c 214/* I2C EEPROM. AT24C32, we keep our environment in here.
35171dc0 215*/
6d0f6bcf
JCPV
216#define CONFIG_SYS_I2C_EEPROM_ADDR 0x51 /* 1010001x */
217#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
218#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
219#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
35171dc0
DM
220
221/*
222 * Standard 8555 PCI mapping.
223 * Addresses are mapped 1-1.
224 */
6d0f6bcf
JCPV
225#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
226#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
227#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
228#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
229#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
230#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
231
232#define CONFIG_SYS_PCI2_MEM_BASE 0xa0000000
233#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
234#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
235#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
236#define CONFIG_SYS_PCI2_IO_PHYS 0xe3000000
237#define CONFIG_SYS_PCI2_IO_SIZE 0x01000000 /* 16M */
35171dc0 238
53677ef1 239#if defined(CONFIG_PCI) /* PCI Ethernet card */
38ad82da 240#define CONFIG_MPC85XX_PCI2 1
35171dc0 241#define CONFIG_NET_MULTI
f1152f8c 242#define CONFIG_PCI_PNP /* do pci plug-and-play */
35171dc0 243
f1152f8c
WD
244#define CONFIG_EEPRO100
245#define CONFIG_TULIP
35171dc0
DM
246
247#if !defined(CONFIG_PCI_PNP)
f1152f8c
WD
248 #define PCI_ENET0_IOADDR 0xe0000000
249 #define PCI_ENET0_MEMADDR 0xe0000000
250 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
35171dc0
DM
251#endif
252
f1152f8c 253#define CONFIG_PCI_SCAN_SHOW
6d0f6bcf 254#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
35171dc0
DM
255
256#endif /* CONFIG_PCI */
257
258#if defined(CONFIG_TSEC_ENET)
259
260#ifndef CONFIG_NET_MULTI
f1152f8c 261#define CONFIG_NET_MULTI 1
35171dc0
DM
262#endif
263
264#define CONFIG_MII 1 /* MII PHY management */
265
255a3577
KP
266#define CONFIG_TSEC1 1
267#define CONFIG_TSEC1_NAME "TSEC0"
268#define CONFIG_TSEC2 1
269#define CONFIG_TSEC2_NAME "TSEC1"
35171dc0
DM
270
271#define TSEC1_PHY_ADDR 2
272#define TSEC2_PHY_ADDR 4
273#define TSEC1_PHYIDX 0
274#define TSEC2_PHYIDX 0
3a79013e
AF
275#define TSEC1_FLAGS TSEC_GIGABIT
276#define TSEC2_FLAGS TSEC_GIGABIT
35171dc0
DM
277#define CONFIG_ETHPRIME "TSEC0"
278
279#elif defined(CONFIG_ETHER_ON_FCC) /* CPM FCC Ethernet */
280
f1152f8c
WD
281#define CONFIG_ETHER_ON_FCC2 /* define if ether on FCC */
282#undef CONFIG_ETHER_NONE /* define if ether on something else */
283#define CONFIG_ETHER_INDEX 2 /* which channel for ether */
35171dc0
DM
284
285#if (CONFIG_ETHER_INDEX == 2)
286 /*
287 * - Rx-CLK is CLK13
288 * - Tx-CLK is CLK14
289 * - Select bus for bd/buffers
290 * - Full duplex
291 */
6d0f6bcf
JCPV
292 #define CONFIG_SYS_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
293 #define CONFIG_SYS_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
294 #define CONFIG_SYS_CPMFCR_RAMTYPE 0
35171dc0 295#if 0
6d0f6bcf 296 #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE)
35171dc0 297#else
6d0f6bcf 298 #define CONFIG_SYS_FCC_PSMR 0
35171dc0
DM
299#endif
300 #define FETH2_RST 0x01
301#elif (CONFIG_ETHER_INDEX == 3)
302 /* need more definitions here for FE3 */
303 #define FETH3_RST 0x80
f1152f8c 304#endif /* CONFIG_ETHER_INDEX */
35171dc0
DM
305
306/* MDIO is done through the TSEC0 control.
307*/
308#define CONFIG_MII /* MII PHY management */
309#undef CONFIG_BITBANGMII /* bit-bang MII PHY management */
310
311#endif
312
c64a89d6
WD
313/* Environment - default config is in flash, see below */
314#if 0 /* in EEPROM */
bb1f8b4f 315# define CONFIG_ENV_IS_IN_EEPROM 1
0e8d1586
JCPV
316# define CONFIG_ENV_OFFSET 0
317# define CONFIG_ENV_SIZE 2048
c64a89d6 318#else /* in flash */
5a1aceb0 319# define CONFIG_ENV_IS_IN_FLASH 1
ee152983 320# ifdef CONFIG_STXSSA_4M
0e8d1586 321# define CONFIG_ENV_SECT_SIZE 0x20000
ee152983 322# else /* default configuration - 64 MiB flash */
0e8d1586 323# define CONFIG_ENV_SECT_SIZE 0x40000
ee152983 324# endif
6d0f6bcf 325# define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
0e8d1586
JCPV
326# define CONFIG_ENV_SIZE 0x4000
327# define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
328# define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
35171dc0
DM
329#endif
330
35171dc0 331#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 332#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
35171dc0 333
c64a89d6
WD
334#define CONFIG_TIMESTAMP /* Print image info with ts */
335
2835e518 336
079a136c
JL
337/*
338 * BOOTP options
339 */
340#define CONFIG_BOOTP_BOOTFILESIZE
341#define CONFIG_BOOTP_BOOTPATH
342#define CONFIG_BOOTP_GATEWAY
343#define CONFIG_BOOTP_HOSTNAME
344
345
2835e518
JL
346/*
347 * Command line configuration.
348 */
349#include <config_cmd_default.h>
350
e1893815
WD
351#define CONFIG_CMD_DATE
352#define CONFIG_CMD_DHCP
353#define CONFIG_CMD_EEPROM
2835e518 354#define CONFIG_CMD_I2C
e1893815
WD
355#define CONFIG_CMD_NFS
356#define CONFIG_CMD_PING
357#define CONFIG_CMD_SNTP
199e262e 358#define CONFIG_CMD_REGINFO
2835e518
JL
359
360#if defined(CONFIG_PCI)
361 #define CONFIG_CMD_PCI
362#endif
363
364#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
365 #define CONFIG_CMD_MII
366#endif
367
6d0f6bcf 368#if defined(CONFIG_SYS_RAMBOOT)
bdab39d3 369 #undef CONFIG_CMD_SAVEENV
2835e518 370 #undef CONFIG_CMD_LOADS
35171dc0 371#else
2835e518 372 #define CONFIG_CMD_ELF
35171dc0 373#endif
2835e518 374
35171dc0
DM
375
376#undef CONFIG_WATCHDOG /* watchdog disabled */
377
378/*
379 * Miscellaneous configurable options
380 */
6d0f6bcf
JCPV
381#define CONFIG_SYS_LONGHELP /* undef to save memory */
382#define CONFIG_SYS_PROMPT "SSA=> " /* Monitor Command Prompt */
ef0df52a 383#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 384#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
35171dc0 385#else
6d0f6bcf 386#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
35171dc0 387#endif
6d0f6bcf
JCPV
388#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
389#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
390#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
391#define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */
392#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
35171dc0
DM
393
394/*
395 * For booting Linux, the board info and command line data
396 * have to be in the first 8 MB of memory, since this is
397 * the maximum mapped by the Linux kernel during initialization.
398 */
6d0f6bcf 399#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
35171dc0 400
ef0df52a 401#if defined(CONFIG_CMD_KGDB)
35171dc0
DM
402#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
403#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
404#endif
405
406/*Note: change below for your network setting!!! */
407#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
10327dc5 408#define CONFIG_HAS_ETH0
35171dc0
DM
409#define CONFIG_ETHADDR 00:e0:0c:07:9b:8a
410#define CONFIG_HAS_ETH1
411#define CONFIG_ETH1ADDR 00:e0:0c:07:9b:8b
412#define CONFIG_HAS_ETH2
413#define CONFIG_ETH2ADDR 00:e0:0c:07:9b:8c
414#endif
415
c64a89d6
WD
416/*
417 * Environment in EEPROM is compatible with different flash sector sizes,
418 * but only little space is available, so we use a very simple setup.
419 * With environment in flash, we use a more powerful default configuration.
420 */
bb1f8b4f 421#ifdef CONFIG_ENV_IS_IN_EEPROM /* use restricted "standard" environment */
c64a89d6 422
f1152f8c 423#define CONFIG_BAUDRATE 38400
c64a89d6
WD
424
425#define CONFIG_BOOTDELAY 3 /* -1 disable autoboot */
426#define CONFIG_BOOTCOMMAND "bootm 0xffc00000 0xffd00000"
427#define CONFIG_BOOTARGS "root=/dev/nfs rw ip=any console=ttyS1,$baudrate"
53677ef1 428#define CONFIG_SERVERIP 192.168.85.1
f1152f8c 429#define CONFIG_IPADDR 192.168.85.60
35171dc0
DM
430#define CONFIG_GATEWAYIP 192.168.85.1
431#define CONFIG_NETMASK 255.255.255.0
53677ef1
WD
432#define CONFIG_HOSTNAME STX_SSA
433#define CONFIG_ROOTPATH /gppproot
434#define CONFIG_BOOTFILE uImage
35171dc0
DM
435#define CONFIG_LOADADDR 0x1000000
436
c64a89d6
WD
437#else /* ENV IS IN FLASH -- use a full-blown envionment */
438
f1152f8c 439#define CONFIG_BAUDRATE 115200
c64a89d6
WD
440
441#define CONFIG_BOOTDELAY 5 /* -1 disable autoboot */
442
443#define CONFIG_PREBOOT "echo;" \
444 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
445 "echo"
446
447#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
448
449#define CONFIG_EXTRA_ENV_SETTINGS \
450 "hostname=gp3ssa\0" \
451 "bootfile=/tftpboot/gp3ssa/uImage\0" \
452 "loadaddr=400000\0" \
453 "netdev=eth0\0" \
454 "consdev=ttyS1\0" \
455 "nfsargs=setenv bootargs root=/dev/nfs rw " \
456 "nfsroot=$serverip:$rootpath\0" \
457 "ramargs=setenv bootargs root=/dev/ram rw\0" \
458 "addip=setenv bootargs $bootargs " \
459 "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
460 ":$hostname:$netdev:off panic=1\0" \
461 "addcons=setenv bootargs $bootargs " \
462 "console=$consdev,$baudrate\0" \
463 "flash_nfs=run nfsargs addip addcons;" \
464 "bootm $kernel_addr\0" \
465 "flash_self=run ramargs addip addcons;" \
466 "bootm $kernel_addr $ramdisk_addr\0" \
467 "net_nfs=tftp $loadaddr $bootfile;" \
468 "run nfsargs addip addcons;bootm\0" \
469 "rootpath=/opt/eldk/ppc_85xx\0" \
470 "kernel_addr=FC000000\0" \
471 "ramdisk_addr=FC200000\0" \
472 ""
473#define CONFIG_BOOTCOMMAND "run flash_self"
474
bb1f8b4f 475#endif /* CONFIG_ENV_IS_IN_EEPROM */
c64a89d6 476
35171dc0 477#endif /* __CONFIG_H */