]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/tegra20-common.h
Merge git://git.denx.de/u-boot-socfpga
[people/ms/u-boot.git] / include / configs / tegra20-common.h
CommitLineData
efc05ae1 1/*
52a8b820 2 * (C) Copyright 2010-2012
efc05ae1
TW
3 * NVIDIA Corporation <www.nvidia.com>
4 *
1a459660 5 * SPDX-License-Identifier: GPL-2.0+
efc05ae1
TW
6 */
7
f01b631f
TW
8#ifndef _TEGRA20_COMMON_H_
9#define _TEGRA20_COMMON_H_
10#include "tegra-common.h"
11
0d79f4f4
TR
12/* Cortex-A9 uses a cache line size of 32 bytes */
13#define CONFIG_SYS_CACHELINE_SIZE 32
14
c44bb3a3
SW
15/*
16 * Errata configuration
17 */
53612132 18#define CONFIG_ARM_ERRATA_716044
c44bb3a3
SW
19#define CONFIG_ARM_ERRATA_742230
20#define CONFIG_ARM_ERRATA_751472
21
f01b631f
TW
22/*
23 * NS16550 Configuration
24 */
25#define V_NS16550_CLK 216000000 /* 216MHz (pllp_out0) */
649d0ffb 26
f01b631f
TW
27/*
28 * Miscellaneous configurable options
29 */
f01b631f 30#define CONFIG_STACKBASE 0x02800000 /* 40MB */
efc05ae1 31
f01b631f
TW
32/*-----------------------------------------------------------------------
33 * Physical Memory Map
34 */
35#define CONFIG_SYS_TEXT_BASE 0x0010E000
ad16617f 36
efc05ae1 37/*
f01b631f
TW
38 * Memory layout for where various images get loaded by boot scripts:
39 *
40 * scriptaddr can be pretty much anywhere that doesn't conflict with something
41 * else. Put it above BOOTMAPSZ to eliminate conflicts.
42 *
f940c72e
SW
43 * pxefile_addr_r can be pretty much anywhere that doesn't conflict with
44 * something else. Put it above BOOTMAPSZ to eliminate conflicts.
45 *
f01b631f
TW
46 * kernel_addr_r must be within the first 128M of RAM in order for the
47 * kernel's CONFIG_AUTO_ZRELADDR option to work. Since the kernel will
48 * decompress itself to 0x8000 after the start of RAM, kernel_addr_r
49 * should not overlap that area, or the kernel will have to copy itself
50 * somewhere else before decompression. Similarly, the address of any other
51 * data passed to the kernel shouldn't overlap the start of RAM. Pushing
52 * this up to 16M allows for a sizable kernel to be decompressed below the
53 * compressed load address.
54 *
55 * fdt_addr_r simply shouldn't overlap anything else. Choosing 32M allows for
56 * the compressed kernel to be up to 16M too.
57 *
58 * ramdisk_addr_r simply shouldn't overlap anything else. Choosing 33M allows
59 * for the FDT/DTB to be up to 1M, which is hopefully plenty.
efc05ae1 60 */
48cfca24 61#define CONFIG_LOADADDR 0x01000000
f01b631f
TW
62#define MEM_LAYOUT_ENV_SETTINGS \
63 "scriptaddr=0x10000000\0" \
f940c72e 64 "pxefile_addr_r=0x10100000\0" \
48cfca24 65 "kernel_addr_r=" __stringify(CONFIG_LOADADDR) "\0" \
f01b631f
TW
66 "fdt_addr_r=0x02000000\0" \
67 "ramdisk_addr_r=0x02100000\0"
efc05ae1 68
f01b631f
TW
69/* Defines for SPL */
70#define CONFIG_SPL_TEXT_BASE 0x00108000
71#define CONFIG_SYS_SPL_MALLOC_START 0x00090000
72#define CONFIG_SPL_STACK 0x000ffffc
73
f01b631f
TW
74/* Align LCD to 1MB boundary */
75#define CONFIG_LCD_ALIGNMENT MMU_SECTION_SIZE
efc05ae1 76
29f3e3f2 77#ifdef CONFIG_TEGRA_LP0
649d0ffb
SG
78#define TEGRA_LP0_ADDR 0x1C406000
79#define TEGRA_LP0_SIZE 0x2000
80#define TEGRA_LP0_VEC \
f01b631f 81 "lp0_vec=" __stringify(TEGRA_LP0_SIZE) \
51926d5e 82 "@" __stringify(TEGRA_LP0_ADDR) " "
649d0ffb
SG
83#else
84#define TEGRA_LP0_VEC
85#endif
86
0291091c
SG
87/*
88 * This parameter affects a TXFILLTUNING field that controls how much data is
89 * sent to the latency fifo before it is sent to the wire. Without this
90 * parameter, the default (2) causes occasional Data Buffer Errors in OUT
91 * packets depending on the buffer address and size.
92 */
93#define CONFIG_USB_EHCI_TXFIFO_THRESH 10
94#define CONFIG_EHCI_IS_TDI
f75dc784 95#define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 1
0291091c 96
0dd84084 97#define CONFIG_SYS_NAND_SELF_INIT
a833b950 98#define CONFIG_SYS_NAND_ONFI_DETECTION
0dd84084 99
f01b631f 100#endif /* _TEGRA20_COMMON_H_ */