]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/trab.h
include/configs/[p-z]* + misc: Cleanup BOOTP and lingering CFG_CMD_*.
[people/ms/u-boot.git] / include / configs / trab.h
CommitLineData
c609719b 1/*
414eec35 2 * (C) Copyright 2002-2005
c609719b
WD
3 * Gary Jennejohn <gj@denx.de>
4 *
5 * Configuation settings for the TRAB board.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
b2001f27
WD
29/*
30 * Default configuration is with 8 MB Flash, 32 MB RAM
31 */
32#if (!defined(CONFIG_FLASH_8MB)) && (!defined(CONFIG_FLASH_16MB))
33# define CONFIG_FLASH_8MB /* 8 MB Flash */
34#endif
35#if (!defined(CONFIG_RAM_16MB)) && (!defined(CONFIG_RAM_32MB))
36# define CONFIG_RAM_32MB /* 32 MB SDRAM */
b0639ca3
WD
37#endif
38
c609719b
WD
39/*
40 * High Level Configuration Options
41 * (easy to change)
42 */
43#define CONFIG_ARM920T 1 /* This is an arm920t CPU */
6dff5529
WD
44#define CONFIG_S3C2400 1 /* in a SAMSUNG S3C2400 SoC */
45#define CONFIG_TRAB 1 /* on a TRAB Board */
46#undef CONFIG_TRAB_50MHZ /* run the CPU at 50 MHz */
149dded2 47#define LITTLEENDIAN 1 /* used by usb_ohci.c */
c609719b 48
f54ebdfa
WD
49/* automatic software updates (see board/trab/auto_update.c) */
50#define CONFIG_AUTO_UPDATE 1
51
c609719b 52/* input clock of PLL */
7f6c2cbc 53#define CONFIG_SYS_CLK_FREQ 12000000 /* TRAB has 12 MHz input clock */
c609719b
WD
54
55#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
56
57#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
58#define CONFIG_SETUP_MEMORY_TAGS 1
59#define CONFIG_INITRD_TAG 1
60
f72da340
WD
61#define CFG_DEVICE_NULLDEV 1 /* enble null device */
62#define CONFIG_SILENT_CONSOLE 1 /* enable silent startup */
6dff5529 63
a0f2fe52
WD
64#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
65
6dff5529
WD
66/***********************************************************
67 * I2C stuff:
68 * the TRAB is equipped with an ATMEL 24C04 EEPROM at
69 * address 0x54 with 8bit addressing
70 ***********************************************************/
71#define CONFIG_HARD_I2C /* I2C with hardware support */
72#define CFG_I2C_SPEED 100000 /* I2C speed */
73#define CFG_I2C_SLAVE 0x7F /* I2C slave addr */
74
75#define CFG_I2C_EEPROM_ADDR 0x54 /* EEPROM address */
76#define CFG_I2C_EEPROM_ADDR_LEN 1 /* 1 address byte */
77
78#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x01
79#define CFG_EEPROM_PAGE_WRITE_BITS 3 /* 8 bytes page write mode on 24C04 */
80#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
81
149dded2
WD
82/* USB stuff */
83#define CONFIG_USB_OHCI 1
84#define CONFIG_USB_STORAGE 1
85#define CONFIG_DOS_PARTITION 1
86
c609719b
WD
87/*
88 * Size of malloc() pool
89 */
699b13a6 90#define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
a8c7c708 91#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
c609719b
WD
92
93/*
94 * Hardware drivers
95 */
96#define CONFIG_DRIVER_CS8900 1 /* we have a CS8900 on-board */
97#define CS8900_BASE 0x07000300 /* agrees with WIN CE PA */
98#define CS8900_BUS16 1 /* the Linux driver does accesses as shorts */
99
6dff5529
WD
100#define CONFIG_DRIVER_S3C24X0_I2C 1 /* we use the buildin I2C controller */
101
c609719b
WD
102#define CONFIG_VFD 1 /* VFD linear frame buffer driver */
103#define VFD_TEST_LOGO 1 /* output a test logo to the VFDs */
104
105/*
106 * select serial console configuration
107 */
6dff5529 108#define CONFIG_SERIAL1 1 /* we use SERIAL 1 on TRAB */
c609719b
WD
109
110#define CONFIG_HWFLOW /* include RTS/CTS flow control support */
111
112#define CONFIG_MODEM_SUPPORT 1 /* enable modem initialization stuff */
113
114#define CONFIG_MODEM_KEY_MAGIC "23" /* hold down these keys to enable modem */
115
116/*
117 * The following enables modem debugging stuff. The dbg() and
118 * 'char screen[1024]' are used for debug printfs. Unfortunately,
119 * it is usable only from BDI
120 */
121#undef CONFIG_MODEM_SUPPORT_DEBUG
122
123/* allow to overwrite serial and ethaddr */
124#define CONFIG_ENV_OVERWRITE
125
126#define CONFIG_BAUDRATE 115200
127
128#define CONFIG_TIMESTAMP 1 /* Print timestamp info for images */
129
48b42616
WD
130/* Use s3c2400's RTC */
131#define CONFIG_RTC_S3C24X0 1
132
6c18eb98 133
079a136c
JL
134/*
135 * BOOTP options
136 */
137#define CONFIG_BOOTP_BOOTFILESIZE
138#define CONFIG_BOOTP_BOOTPATH
139#define CONFIG_BOOTP_GATEWAY
140#define CONFIG_BOOTP_HOSTNAME
141
142
6c18eb98
JL
143/*
144 * Command line configuration.
145 */
146#include <config_cmd_default.h>
147
148#define CONFIG_CMD_BSP
149#define CONFIG_CMD_DATE
150#define CONFIG_CMD_DHCP
151#define CONFIG_CMD_FAT
152#define CONFIG_CMD_NFS
153#define CONFIG_CMD_SNTP
154#define CONFIG_CMD_USB
155
c609719b 156#ifdef CONFIG_HWFLOW
6c18eb98 157 #define CONFIG_CMD_HWFLOW
c609719b
WD
158#endif
159
160#ifdef CONFIG_VFD
6c18eb98 161 #define CONFIG_CMD_VFD
c609719b
WD
162#endif
163
6dff5529 164#ifdef CONFIG_DRIVER_S3C24X0_I2C
6c18eb98
JL
165 #define CONFIG_CMD_EEPROM
166 #define CONFIG_CMD_I2C
6dff5529
WD
167#endif
168
c609719b 169#ifndef USE_920T_MMU
6c18eb98 170 #undef CONFIG_CMD_CACHE
c609719b
WD
171#endif
172
6c18eb98 173
149dded2
WD
174/* moved up */
175#define CFG_HUSH_PARSER 1 /* use "hush" command parser */
176
c609719b 177#define CONFIG_BOOTDELAY 5
c8c3a8be 178#define CONFIG_ZERO_BOOTDELAY_CHECK /* allow to break in always */
c609719b 179#define CONFIG_PREBOOT "echo;echo *** booting ***;echo"
6dff5529
WD
180#define CONFIG_BOOTARGS "console=ttyS0"
181#define CONFIG_NETMASK 255.255.0.0
6069ff26 182#define CONFIG_IPADDR 192.168.3.68
43d9616c 183#define CONFIG_HOSTNAME trab
c609719b 184#define CONFIG_SERVERIP 192.168.3.1
a0ff7f2e 185#define CONFIG_BOOTCOMMAND "burn_in"
47cd00fa 186
b0639ca3 187#ifndef CONFIG_FLASH_8MB /* current config: 16 MB flash */
149dded2
WD
188#ifdef CFG_HUSH_PARSER
189#define CONFIG_EXTRA_ENV_SETTINGS \
190 "nfs_args=setenv bootargs root=/dev/nfs rw " \
191 "nfsroot=$serverip:$rootpath\0" \
192 "rootpath=/opt/eldk/arm_920TDI\0" \
193 "ram_args=setenv bootargs root=/dev/ram rw\0" \
194 "add_net=setenv bootargs $bootargs ethaddr=$ethaddr " \
195 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname::off\0" \
196 "add_misc=setenv bootargs $bootargs console=ttyS0 panic=1\0" \
f54ebdfa
WD
197 "u-boot=/tftpboot/TRAB/u-boot.bin\0" \
198 "load=tftp C100000 ${u-boot}\0" \
199 "update=protect off 0 5FFFF;era 0 5FFFF;" \
200 "cp.b C100000 0 $filesize\0" \
149dded2
WD
201 "loadfile=/tftpboot/TRAB/uImage\0" \
202 "loadaddr=c400000\0" \
203 "net_load=tftpboot $loadaddr $loadfile\0" \
204 "net_nfs=run net_load nfs_args add_net add_misc;bootm\0" \
4654af27 205 "kernel_addr=00060000\0" \
149dded2
WD
206 "flash_nfs=run nfs_args add_net add_misc;bootm $kernel_addr\0" \
207 "mdm_init1=ATZ\0" \
208 "mdm_init2=ATS0=1\0" \
209 "mdm_flow_control=rts/cts\0"
210#else /* !CFG_HUSH_PARSER */
c609719b
WD
211#define CONFIG_EXTRA_ENV_SETTINGS \
212 "nfs_args=setenv bootargs root=/dev/nfs rw " \
fe126d8b 213 "nfsroot=${serverip}:${rootpath}\0" \
c609719b
WD
214 "rootpath=/opt/eldk/arm_920TDI\0" \
215 "ram_args=setenv bootargs root=/dev/ram rw\0" \
fe126d8b
WD
216 "add_net=setenv bootargs ${bootargs} ethaddr=${ethaddr} " \
217 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off\0" \
218 "add_misc=setenv bootargs ${bootargs} console=ttyS0 panic=1\0" \
f54ebdfa 219 "u-boot=/tftpboot/TRAB/u-boot.bin\0" \
fe126d8b 220 "load=tftp C100000 ${u-boot}\0" \
f54ebdfa 221 "update=protect off 0 5FFFF;era 0 5FFFF;" \
fe126d8b 222 "cp.b C100000 0 ${filesize}\0" \
47cd00fa 223 "loadfile=/tftpboot/TRAB/uImage\0" \
c609719b 224 "loadaddr=c400000\0" \
fe126d8b 225 "net_load=tftpboot ${loadaddr} ${loadfile}\0" \
c609719b 226 "net_nfs=run net_load nfs_args add_net add_misc;bootm\0" \
f54ebdfa 227 "kernel_addr=000C0000\0" \
fe126d8b 228 "flash_nfs=run nfs_args add_net add_misc;bootm ${kernel_addr}\0" \
c609719b
WD
229 "mdm_init1=ATZ\0" \
230 "mdm_init2=ATS0=1\0" \
231 "mdm_flow_control=rts/cts\0"
f54ebdfa 232#endif /* CFG_HUSH_PARSER */
b0639ca3 233#else /* CONFIG_FLASH_8MB => 8 MB flash */
149dded2
WD
234#ifdef CFG_HUSH_PARSER
235#define CONFIG_EXTRA_ENV_SETTINGS \
236 "nfs_args=setenv bootargs root=/dev/nfs rw " \
237 "nfsroot=$serverip:$rootpath\0" \
238 "rootpath=/opt/eldk/arm_920TDI\0" \
239 "ram_args=setenv bootargs root=/dev/ram rw\0" \
240 "add_net=setenv bootargs $bootargs ethaddr=$ethaddr " \
241 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname::off\0" \
242 "add_misc=setenv bootargs $bootargs console=ttyS0 panic=1\0" \
efa329cb 243 "u-boot=/tftpboot/TRAB/u-boot.bin\0" \
f54ebdfa
WD
244 "load=tftp C100000 ${u-boot}\0" \
245 "update=protect off 0 3FFFF;era 0 3FFFF;" \
246 "cp.b C100000 0 $filesize;" \
247 "setenv filesize;saveenv\0" \
149dded2 248 "loadfile=/tftpboot/TRAB/uImage\0" \
f54ebdfa 249 "loadaddr=C400000\0" \
149dded2
WD
250 "net_load=tftpboot $loadaddr $loadfile\0" \
251 "net_nfs=run net_load nfs_args add_net add_misc;bootm\0" \
f54ebdfa 252 "kernel_addr=000C0000\0" \
149dded2
WD
253 "flash_nfs=run nfs_args add_net add_misc;bootm $kernel_addr\0" \
254 "mdm_init1=ATZ\0" \
255 "mdm_init2=ATS0=1\0" \
256 "mdm_flow_control=rts/cts\0"
257#else /* !CFG_HUSH_PARSER */
47cd00fa
WD
258#define CONFIG_EXTRA_ENV_SETTINGS \
259 "nfs_args=setenv bootargs root=/dev/nfs rw " \
fe126d8b 260 "nfsroot=${serverip}:${rootpath}\0" \
47cd00fa
WD
261 "rootpath=/opt/eldk/arm_920TDI\0" \
262 "ram_args=setenv bootargs root=/dev/ram rw\0" \
fe126d8b
WD
263 "add_net=setenv bootargs ${bootargs} ethaddr=${ethaddr} " \
264 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off\0" \
265 "add_misc=setenv bootargs ${bootargs} console=ttyS0 panic=1\0" \
efa329cb 266 "u-boot=/tftpboot/TRAB/u-boot.bin\0" \
fe126d8b 267 "load=tftp C100000 ${u-boot}\0" \
f54ebdfa 268 "update=protect off 0 3FFFF;era 0 3FFFF;" \
fe126d8b 269 "cp.b C100000 0 ${filesize};" \
f54ebdfa 270 "setenv filesize;saveenv\0" \
47cd00fa 271 "loadfile=/tftpboot/TRAB/uImage\0" \
f54ebdfa 272 "loadaddr=C400000\0" \
fe126d8b 273 "net_load=tftpboot ${loadaddr} ${loadfile}\0" \
47cd00fa 274 "net_nfs=run net_load nfs_args add_net add_misc;bootm\0" \
f54ebdfa 275 "kernel_addr=000C0000\0" \
fe126d8b 276 "flash_nfs=run nfs_args add_net add_misc;bootm ${kernel_addr}\0" \
47cd00fa
WD
277 "mdm_init1=ATZ\0" \
278 "mdm_init2=ATS0=1\0" \
279 "mdm_flow_control=rts/cts\0"
149dded2 280#endif /* CFG_HUSH_PARSER */
b0639ca3 281#endif /* CONFIG_FLASH_8MB */
c609719b 282
151ab83a 283#if 1 /* feel free to disable for development */
c609719b
WD
284#define CONFIG_AUTOBOOT_KEYED /* Enable password protection */
285#define CONFIG_AUTOBOOT_PROMPT "\nEnter password - autoboot in %d sec...\n"
151ab83a 286#define CONFIG_AUTOBOOT_DELAY_STR "R" /* 1st "password" */
c609719b
WD
287#endif
288
6c18eb98 289#if defined(CONFIG_CMD_KGDB)
c609719b
WD
290#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */
291/* what's this ? it's not used anywhere */
292#define CONFIG_KGDB_SER_INDEX 1 /* which serial port to use */
293#endif
294
295/*
296 * Miscellaneous configurable options
297 */
298#define CFG_LONGHELP /* undef to save memory */
299#define CFG_PROMPT "TRAB # " /* Monitor Command Prompt */
6dff5529
WD
300#ifdef CFG_HUSH_PARSER
301#define CFG_PROMPT_HUSH_PS2 "> "
302#endif
303
c609719b
WD
304#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
305#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
306#define CFG_MAXARGS 16 /* max number of command args */
307#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
308
f54ebdfa
WD
309#define CFG_MEMTEST_START 0x0C000000 /* memtest works on */
310#define CFG_MEMTEST_END 0x0D000000 /* 16 MB in DRAM */
c609719b 311
6dff5529 312#undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
c609719b 313
f54ebdfa 314#define CFG_LOAD_ADDR 0x0CF00000 /* default load address */
c609719b
WD
315
316#ifdef CONFIG_TRAB_50MHZ
317/* the PWM TImer 4 uses a counter of 15625 for 10 ms, so we need */
318/* it to wrap 100 times (total 1562500) to get 1 sec. */
319/* this should _really_ be calculated !! */
320#define CFG_HZ 1562500
321#else
322/* the PWM TImer 4 uses a counter of 10390 for 10 ms, so we need */
323/* it to wrap 100 times (total 1039000) to get 1 sec. */
324/* this should _really_ be calculated !! */
325#define CFG_HZ 1039000
326#endif
327
328/* valid baudrates */
329#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
330
331#define CONFIG_MISC_INIT_R /* have misc_init_r() function */
332
4f7cb08e 333/*-----------------------------------------------------------------------
a0ff7f2e 334 * burn-in test stuff.
42d1f039 335 *
a0ff7f2e
WD
336 * BURN_IN_CYCLE_DELAY defines the seconds to wait between each burn-in cycle
337 * Because the burn-in test itself causes also an delay of about 4 seconds,
338 * this time must be subtracted from the desired overall burn-in cycle time.
4f7cb08e 339 */
a0ff7f2e 340#define BURN_IN_CYCLE_DELAY 296 /* seconds between burn-in cycles */
4f7cb08e 341
c609719b
WD
342/*-----------------------------------------------------------------------
343 * Stack sizes
344 *
345 * The stack sizes are set up in start.S using the settings below
346 */
347#define CONFIG_STACKSIZE (128*1024) /* regular stack */
348#ifdef CONFIG_USE_IRQ
349#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
350#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
351#endif
352
353/*-----------------------------------------------------------------------
354 * Physical Memory Map
355 */
6dff5529 356#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
f54ebdfa 357#define PHYS_SDRAM_1 0x0C000000 /* SDRAM Bank #1 */
b0639ca3 358#ifndef CONFIG_RAM_16MB
f54ebdfa
WD
359#define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
360#else
6dff5529 361#define PHYS_SDRAM_1_SIZE 0x01000000 /* 16 MB */
f54ebdfa 362#endif
c609719b 363
6dff5529 364#define CFG_FLASH_BASE 0x00000000 /* Flash Bank #1 */
c609719b
WD
365
366/* The following #defines are needed to get flash environment right */
6069ff26 367#define CFG_MONITOR_BASE CFG_FLASH_BASE
c609719b
WD
368#define CFG_MONITOR_LEN (256 << 10)
369
6ebc7921
WD
370/* Dynamic MTD partition support */
371#define CONFIG_JFFS2_CMDLINE
372#define MTDIDS_DEFAULT "nor0=0"
373
374/* production flash layout */
33322403 375#define MTDPARTS_DEFAULT "mtdparts=0:16k(Firmware1)ro," \
6ebc7921
WD
376 "16k(Env1)," \
377 "16k(Env2)," \
33322403 378 "336k(Firmware2)ro," \
6ebc7921
WD
379 "896k(Kernel)," \
380 "5376k(Root-FS)," \
381 "1408k(JFFS2)," \
382 "-(VFD)"
383
c609719b
WD
384/*-----------------------------------------------------------------------
385 * FLASH and environment organization
386 */
387#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
b0639ca3 388#ifndef CONFIG_FLASH_8MB
6069ff26 389#define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
f54ebdfa
WD
390#else
391#define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
43d9616c 392#endif
c609719b
WD
393
394/* timeout values are in ticks */
5a3dfef7 395#define CFG_FLASH_ERASE_TOUT (15*CFG_HZ) /* Timeout for Flash Erase */
c609719b
WD
396#define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */
397
398#define CFG_ENV_IS_IN_FLASH 1
399
400/* Address and size of Primary Environment Sector */
b0639ca3 401#ifndef CONFIG_FLASH_8MB
f54ebdfa 402#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x60000)
c609719b 403#define CFG_ENV_SIZE 0x4000
f54ebdfa 404#define CFG_ENV_SECT_SIZE 0x20000
43d9616c 405#else
fb34a9a2 406#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x4000)
43d9616c 407#define CFG_ENV_SIZE 0x4000
f54ebdfa 408#define CFG_ENV_SECT_SIZE 0x4000
43d9616c 409#endif
c609719b
WD
410
411/* Address and size of Redundant Environment Sector */
43d9616c 412#define CFG_ENV_OFFSET_REDUND (CFG_ENV_ADDR+CFG_ENV_SECT_SIZE)
c609719b
WD
413#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
414
1cb8e980
WD
415/* Initial value of the on-board touch screen brightness */
416#define CFG_BRIGHTNESS 0x20
417
c609719b 418#endif /* __CONFIG_H */